# MSP430x4xx Family # User's Guide #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2002, Texas Instruments Incorporated ## **Preface** ## **Read This First** ## About This Manual The MSP430x4xx user's guide is intended to assist in the development of MSP430x4xx family products by assembling together and presenting hardware and software information in a manner that is easy for engineers and programmers to use. This manual discusses modules and peripherals of the MSP430x4xx family of devices. Each discussion presents the module or peripheral in a general sense. Not all features and functions of all modules or peripherals are present on all devices. In addition, modules or peripherals may differ in their exact implementation between device families, or may not be fully implemented on an individual device or device family. Therefore, a user must always consult the data sheet of any device of interest to determine what peripherals and modules are implemented, and exactly how they are implemented on that particular device. ## How to Use This Manual | Thi | s document contains the following chapters and appendixes: | |-----|------------------------------------------------------------| | | Chapter 1—Introduction | | | Chapter 2—Architectural Overview | | | Chapter 3—System Resets, Interrupts, and Operating Modes | | | Chapter 4—Memory | | | Chapter 5—16-Bit CPU | | | Chapter 6—Hardware Multiplier | | | Chapter 7—FLL+ Clock Module | | | Chapter 8—Digital I/O Configuration | | | Chapter 9—Watchdog Timer | | Chapter 10—Basic Timer1 | |--------------------------------------------------| | Chapter 11—Timer_A | | Chapter 12—Timer_B | | Chapter 13—USART Peripheral Interface, UART Mode | | Chapter 14—USART Peripheral Interface, SPI Mode | | Chapter 15—Comparator_A | | Chapter 16—Liquid Crystal Display Drive | | Chapter 17—ADC12 | | Appendix A—Peripheral File Map | | Appendix B—Instruction Set Description | | Appendix C—Flash Memory | ## **Notational Conventions** This document uses the following conventions. ☐ Program listings, program examples, and interactive displays are shown in a special typeface similar to a typewriter's. Here is a sample program listing: ``` 0011 0005 0001 .field 1, 2 0012 0005 0003 .field 3, 4 0013 0005 0006 .field 6, 3 0014 0006 .even ``` ### Related Documentation From Texas Instruments For related documentation see the web site http://www.ti.com/sc/msp430. ## FCC Warning This equipment is intended for use in a laboratory test environment only. It generates, uses, and can radiate radio frequency energy and has not been tested for compliance with the limits of computing devices pursuant to subpart J of part 15 of FCC rules, which are designed to provide reasonable protection against radio frequency interference. Operation of this equipment in other environments may cause interference with radio communications, in which case the user at his own expense will be required to take whatever measures may be required to correct this interference. # **Contents** | 1 | Intro | oduction | 1-1 | |---|-------|-------------------------------------------------------------------|------| | | 1.1 | Features and Capabilities | | | | 1.2 | 41x Devices | | | | 1.3 | 43x Devices† | | | | 1.4 | 44x Devices† | | | 2 | Arch | nitectural Overview | 2-1 | | | 2.1 | Introduction | 2-2 | | | 2.2 | Central Processing Unit | | | | 2.3 | Program Memory | | | | 2.4 | Data Memory | | | | 2.5 | Operation Control | | | | 2.6 | Peripherals | | | | 2.7 | Oscillator and Clock Generator | | | 3 | Syst | em Resets, Interrupts, and Operating Modes | 3-1 | | | 3.1 | System Reset and Initialization | | | | | 3.1.1 Introduction | | | | | 3.1.2 Device Initialization After System Reset | 3-6 | | | 3.2 | Global Interrupt Structure | 3-7 | | | 3.3 | MSP430 Interrupt-Priority Scheme | | | | | 3.3.1 Operation of Global Interrupt—Reset/NMI | 3-10 | | | | 3.3.2 Operation of Global Interrupt—Oscillator Fault Control | 3-10 | | | 3.4 | Interrupt Processing | | | | | 3.4.1 Interrupt Control Bits in Special-Function Registers (SFRs) | 3-13 | | | | 3.4.2 Interrupt Vector Addresses | 3-19 | | | 3.5 | Operating Modes | 3-20 | | | | 3.5.1 Low-Power Modes 0 and 1 (LPM0 and LPM1) | 3-24 | | | | 3.5.2 Low-Power Modes 2 and 3 (LPM2 and LPM3) | 3-25 | | | | 3.5.3 Low-Power Mode 4 (LPM4) | 3-25 | | | 3.6 | Basic Hints for Low-Power Applications | 3-26 | | 4 | Mem | nory | 4-1 | | | 4.1 | Introduction | 4-2 | | | 4.2 | Data in the Memory | 4-3 | | | 4.3 | Internal ROM Organization | 4-4 | | | | 4.3.1 Processing of Memory Tables | 4-4 | | | | 4.3.2 Computed Branches and Calls | | | | 44 | RAM and Perinheral Organization | | | | | 4.4.1 | Random Access Memory | 4-5 | |---|------------------|----------------|--------------------------------------------------------------------------|------| | | | 4.4.2 | Peripheral Modules—Address Allocation | | | | | 4.4.3 | Peripheral Modules—Special Function Registers (SFRs) | | | | | | | | | 5 | | | | | | | 5.1 | | egisters | | | | | 5.1.1 | The Program Counter (PC) | | | | | 5.1.2 | The System Stack Pointer (SP) | | | | | 5.1.3 | The Status Register (SR) | | | | | 5.1.4 | The Constant Generator Registers CG1 and CG2 | | | | 5.2 | | sing Modes | | | | | 5.2.1 | Register Mode | | | | | 5.2.2 | Indexed Mode | | | | | 5.2.3 | Symbolic Mode | | | | | 5.2.4 | Absolute Mode | | | | | 5.2.5 | Indirect Mode | | | | | 5.2.6 | Indirect Autoincrement Mode | | | | | 5.2.7 | Immediate Mode | | | | | 5.2.8 | Clock Cycles, Length of Instruction | | | | 5.3 | | ion Set Overview | | | | | 5.3.1 | Double-Operand (Format I) Instructions | | | | | 5.3.2 | Single-Operand (Format II) Instructions | | | | | 5.3.3 | Conditional Jumps | | | | | 5.3.4 | Short Form of Emulated Instructions | | | | | 5.3.5 | Miscellaneous | | | | 5.4 | Instruct | ion Map | 5-22 | | 6 | Hardy | vare Mu | Itiplier | 6-1 | | | 6.1 | | are Multiplier Module Support | | | | 6.2 | | are Multiplier Operation | | | | | 6.2.1 | Multiply Unsigned, 16×16 bit, 16×8 bit, 8×16 bit, 8×8 bit | | | | | 6.2.2 | Multiply Signed, 16×16 bit, 16 8 bit, 8×16 bit, 8×8 bit | | | | | 6.2.3 | Multiply Unsigned and Accumulate, 16×16 bit, 16×8 bit, 8×16 bit, 8×8 bit | 6-5 | | | | 6.2.4 | Multiply Signed and Accumulate, 16×16 bit, 16×8 bit, 8×16 bit, 8×8 bit | 6-5 | | | 6.3 | Hardwa | are Multiplier Registers | | | | 6.4 | Hardwa | are Multiplier Special Function Bits | 6-7 | | | 6.5 | Hardwa | are Multiplier Software Restrictions | 6-7 | | | | 6.5.1 | Hardware Multiplier Software Restrictions—Address Mode | 6-7 | | | | 6.5.2 | Hardware Multiplier Software Restrictions—Interrupt Routines | 6-8 | | | | 6.5.3 | Hardware Multiplier Software Restrictions—MACS | 6-9 | | 7 | EII. | Clock M | lodule | 7 1 | | 1 | 7.1 | | L+ Clock Module | | | | 7.1 | | Oscillator | | | | 7.2 | | /-Controlled Oscillator (DCO) and Frequency-Locked Loop | | | | 1.3 | 7.3.1 | FLL+Operation | | | | | 7.3.1 | · | | | | | 7.3.2<br>7.3.3 | Modulator Operation | | | | | 7.3.3<br>7.3.4 | Disabling the FLL+ | | | | | 7.3.4<br>7.3.5 | MCLK Stability | | | | 7.4 | | or Fault Detection | | | | / . <del>T</del> | Journal | or radic bototion | , 10 | | | 7.5 | 7.5.1 | perating Modes | 7-10 | |----|--------|------------|--------------------------------------------|--------------| | | | | FLL+ Features for Low-Power Applications | | | | 7.6 | | I Clock Output | | | | 7.7 | | odule Control Registers | | | | | | MCLK/SMCLK Frequency Control | | | | | 7.7.2 | Special-Function Register Bits | 7-16 | | 8 | Digita | l I/O Cor | nfiguration | 8-1 | | | 8.1 | | tion | | | | 8.2 | | 1, P2 | | | | | 8.2.1 | Port P1, Port P2 Control Registers | . 8-4 | | | | 8.2.2 | Port P1, Port P2 Schematic | . 8-7 | | | | 8.2.3 | Port P1, P2 Interrupt Control Functions | . 8-8 | | | 8.3 | | 3, P4, P5, P6 | | | | | | Port P3–P6 Control Registers | | | | | 8.3.2 | Port P3–P6 Schematic | 8-11 | | 9 | Watch | ndog Tim | ner | . 9-1 | | | 9.1 | The Wat | tchdog Timer | . 9-2 | | | | | Watchdog Timer Register | | | | | | Watchdog Timer Interrupt Control Functions | | | | | 9.1.3 | Watchdog Timer Operation | . 9-5 | | 10 | Basic | Timer1 | | 10-1 | | | 10.1 | Basic Ti | mer1 | 10-2 | | | | | Basic Timer1 Registers | | | | | | Special Function Register Bits | | | | | | Basic Timer1 Operation | | | | | 10.1.4 | Basic Timer1 Operation: Signal fLCD | 10-6 | | 11 | Timer | _ <b>A</b> | | 11-1 | | | 11.1 | | tion | | | | 11.2 | | A Operation | | | | | | Timer Mode Control | | | | | | Clock Source Select and Divider | | | | 44.0 | | Starting the Timer | | | | 11.3 | | lodes | | | | | | Timer – Stop Mode | 11-5 | | | | | Timer – Up Mode | 11-5<br>11-8 | | | | | Timer – Continuous Mode | 11-0 | | | 11.4 | | /Compare Blocks | _ | | | 11.4 | | Capture/Compare Block – Capture Mode | | | | | | Capture/Compare Block – Compare Mode | | | | | | Output Unit – Output Modes | | | | | | Output Control Block | | | | | | Output Examples | | | | 11.5 | | Registers | | | | | | Timer_A Control Register TACTL 1 | | | | | | Timer A Register TAR | | | | | | Capture/Compare Control Register CCTLx | | |----|-------|----------|-----------------------------------------------------------|--------| | | 11.6 | | Timer_A Interrupt Vector Register A UART | | | 12 | Timer | В | | . 12-1 | | | 12.1 | _ | ction | | | | | | Similarities and Differences From Timer_A | | | | 12.2 | | B Operation | | | | | | Timer Length | | | | | | Timer Mode Control | | | | | | Clock Source Select and Divider | | | | | | Starting the Timer | | | | 12.3 | | Modes | | | | | | Timer—Stop Mode | | | | | | Timer—Up Mode | | | | | | Timer—Continuous Mode | | | | | | Timer—Up/Down Mode | | | | 12.4 | | e/Compare Blocks | | | | 12.1 | | Capture/Compare Block—Capture Mode | | | | | | Capture/Compare Block—Compare Mode | | | | 12.5 | | Itput Unit | | | | 12.0 | | Output Control Block | | | | | | Output Examples | | | | 12.6 | | B Registers | | | | 12.0 | | Timer_B Control Register TBCTL | | | | | | Timer_B Register TBR | | | | | | Capture/Compare Control Register TBCCTLx | | | | | | Timer_B Interrupt Vector Register | | | 13 | USAR | • | heral Interface, UART Mode | | | | 13.1 | | Peripheral Interface | | | | 13.2 | USART | Peripheral Interface, UART Mode | . 13-3 | | | | 13.2.1 | UART Serial Asynchronous Communication Features | . 13-3 | | | 13.3 | Asynch | ronous Operation | . 13-4 | | | | | Asynchronous Frame Format | | | | | 13.3.2 | Baud Rate Generation in Asynchronous Communication Format | . 13-5 | | | | 13.3.3 | Asynchronous Communication Formats | . 13-7 | | | | 13.3.4 | Idle-Line Multiprocessor Format | . 13-7 | | | | 13.3.5 | Address-Bit Multiprocessor Format | . 13-9 | | | 13.4 | Interrup | ot and Enable Functions | 13-11 | | | | 13.4.1 | USART Receive Enable Bit | 13-11 | | | | 13.4.2 | USART Transmit Enable Bit | 13-12 | | | | 13.4.3 | USART Receive Interrupt Operation | 13-13 | | | | 13.4.4 | USART Transmit Interrupt Operation | 13-14 | | | 13.5 | | and Status Registers | | | | | | USART Control Register U0CTL, U1CTL | | | | | | Transmit Control Register U0TCTL, U1TCTL | | | | | | Receiver Control Register U0RCTL, U1RCTL | | | | | | Baud Rate Select and Modulation Control Registers | | | | | | Receive-Data Buffer U0RXBUF, U1RXBUF | | | | | | Transmit Data Buffer U0TXBUF, U1TXBUF | | | | 13.6 | Utilizin | g Features of Low-Power Modes | 13-23 | |----|------|----------|---------------------------------------------------------------|--------| | | | 13.6.1 | Receive-Start Operation From UART Frame | 13-23 | | | | 13.6.2 | Maximum Utilization of Clock Frequency vs Baud Rate UART Mode | 13-25 | | | | 13.6.3 | Support of Multiprocessor Modes for Reduced Use of | 42.00 | | | 40.7 | D | MSP430 Resources | | | | 13.7 | | Rate Considerations | | | | | | Bit Timing in Transmit Operation | | | | | | Typical Baud Rates and Errors | | | | | 13.7.3 | Synchronization Error | 13-30 | | 14 | USAR | T Perip | heral Interface, SPI Mode | . 14-1 | | | 14.1 | USART | Peripheral Interface | . 14-2 | | | 14.2 | USART | Feripheral Interface, SPI Mode | . 14-3 | | | | 14.2.1 | SPI Mode Features | . 14-3 | | | 14.3 | Synchr | onous Operation | . 14-4 | | | | 14.3.1 | Master SPI Mode | . 14-7 | | | | 14.3.2 | Slave SPI Mode | . 14-8 | | | 14.4 | Interrup | ot and Control Functions | . 14-9 | | | | 14.4.1 | USART Receive/Transmit Enable Bit, Receive Operation | . 14-9 | | | | 14.4.2 | USART Receive/Transmit Enable Bit, Transmit Operation | 14-11 | | | | 14.4.3 | USART Receive-Interrupt Operation | 14-13 | | | | 14.4.4 | Transmit-Interrupt Operation | 14-14 | | | 14.5 | Control | l and Status Registers | 14-15 | | | | 14.5.1 | USART Control Register | 14-16 | | | | 14.5.2 | Transmit Control Register U0TCTL, U1TCTL | 14-17 | | | | 14.5.3 | Receive Control Register U0RCTL, U1RCTL | 14-18 | | | | | Baud Rate Select and Modulation Control Registers | | | | | 14.5.5 | Receive Data Buffer U0RXBUF, U1RXBUF | 14-19 | | | | 14.5.6 | Transmit Data Buffer U0TXBUF, U1TXBUF | 14-20 | | 15 | Comr | arator | A | . 15-1 | | | 15.1 | | rator_A Overview | | | | 15.2 | | rator_A Description | | | | | • | Input Analog Switches | | | | | | Input Multiplexer | | | | | 15.2.3 | The Comparator | | | | | 15.2.4 | The Output Filter | | | | | 15.2.5 | The Voltage Reference Generator | | | | | | Comparator_A Interrupt Circuitry | | | | 15.3 | | rator_A Control Registers | | | | | | Comparator_A, Control Register CACTL1 | | | | | | Comparator_A, Control Register CACTL2 | | | | | | Comparator_A, Port Disable Register CAPD | | | | 15.4 | | rator_A in Applications | | | | | | Analog Signals at Digital Inputs | | | | | | Comparator_A Used to Measure Resistive Elements | | | | | | Measuring Two Independent Resistive Element Systems | | | | | | Comparator_A Used to Detect a Current or Voltage Level | | | | | | Comparator_A Used to Measure a Current or Voltage Level | | | | | | Measuring the Offset Voltage of Comparator_A | | | | | | Compensating for the Offset Voltage of Comparator A | | | | | 15.4.8 | Adding Hysteresis to Comparator_A | 15-22 | |-----|--------|-----------|----------------------------------------------------------------------------|-------| | 16 | Liquid | d Crysta | al Display Drive | 16-1 | | | 16.1 | | rive Basics | | | | 16.2 | | ontroller/Driver | | | | | | LCD Controller/Driver Features | | | | | | LCD Timing Generation | | | | | | LCD Voltage Generation | | | | | | LCD Outputs | | | | | | LCD Control Register | | | | | | LCD Memory | | | | 16.3 | | xamples | | | | | 16.3.1 | Example Code for Static LCD | 16-19 | | | | 16.3.2 | Example Code for Two MUX, 1/2-Bias LCD | 16-20 | | | | 16.3.3 | Example Code for Three MUX, 1/3-Bias LCD | 16-21 | | | | 16.3.4 | Example Code for Four MUX, 1/3-Bias LCD | 16-22 | | 17 | ADC1 | 2 | | 17-1 | | | 17.1 | Introdu | ction | 17-2 | | | 17.2 | | Description and Operation | | | | | | ADC Core | | | | | | Reference | | | | 17.3 | | Inputs and Multiplexer | | | | | • | Analog Multiplexer | | | | | | Input Signal Considerations | | | | | | Using the Temperature Diode | | | | 17.4 | | sion Memory | | | | 17.5 | | sion Modes | | | | | 17.5.1 | Single-Channel, Single-Conversion Mode | | | | | 17.5.2 | Sequence-of-Channels Mode | | | | | | Repeat-Single-Channel Mode | | | | | | Repeat-Sequence-of-Channels Mode | | | | | | Switching Between Conversion Modes | | | | | | Power Down | | | | 17.6 | | sion Clock and Conversion Speed | | | | 17.7 | | ng | | | | | - | Sampling Operation | | | | | | Sample Signal Input Selection | | | | | | Sampling Modes | | | | | | Using the MSC Bit | | | | | | Sample Timing Considerations | | | | 17.8 | | Control Registers | | | | 17.0 | | Control Registers ADC12CTL0 and ADC12CTL1 | | | | | | Conversion-Memory Registers ADC12MEMx | | | | | | Control Registers ADC12MCTLx | | | | | | ADC12 Interrupt Flags ADC12IFG.x and Interrupt-Enable Registers | 17-35 | | | | 17.0.4 | ADC12 Interrupt Flags ADC12IFG.x and Interrupt-Enable Registers ADC12IEN.x | 17-37 | | | | 17.8.5 | ADC12 Interrupt Vector Register ADC12IV | | | | 17.9 | | ounding and Noise Considerations | | | 18 | Perin | heral Fil | le Map | Δ-1 | | . • | - | Overvia | • | Δ-2 | | | A.2 | Special Function Register of MSP430x4xx Family, Byte Access | A-3 | |----|---------|-----------------------------------------------------------------------------|--------| | | A.3 | Digital I/O, Byte Access | A-3 | | | A.4 | Basic Timer1 Registers, Byte Access | A-5 | | | A.5 | FLL+ Registers, Byte Access | A-5 | | | A.6 | SVS Register, Byte Access | A-5 | | | A.7 | Comparator_A Registers, Byte Access | A-5 | | | A.8 | USART0, USART1, UART Mode (Sync=0), Byte Access | A-6 | | | A.9 | USART0, USART1, SPI Mode (Sync=1), Byte Access | A-7 | | | A.10 | ADC12 Registers, Byte and Word Access | A-8 | | | A.11 | LCD Registers, Byte Access | . A-11 | | | A.12 | Watchdog/Timer, Word Access | . A-12 | | | A.13 | Flash Control Registers, Word Access | . A-12 | | | A.14 | Hardware Multiplier, Word Access | . A-13 | | | A.15 | Timer_A Registers, Word Access | . A-14 | | | A.16 | Timer_B Registers, Word Access | . A-16 | | 40 | lu atri | ration Cat Decovintion | В.4 | | 19 | | Iction Set Description | | | | B.1 | | | | | | B.1.1 Instruction Formats | | | | | B.1.3 Emulated Instructions | | | | B.2 | Instruction Set Description | | | | D.Z | instruction Set Description | Б-о | | 20 | Flash | Memory | C-1 | | | C.1 | Flash Memory Organization | C-2 | | | | C.1.1 Why Is a Flash Memory Module Divided Into Several Segments? | C-5 | | | C.2 | Flash Memory Data Structure and Operation | C-5 | | | | C.2.1 Flash Memory Basic Functions | C-6 | | | | C.2.2 Flash Memory Block Diagram | C-6 | | | | C.2.3 Flash Memory, Basic Operation | C-6 | | | | C.2.4 Flash Memory Status During Code Execution | C-8 | | | | C.2.5 Flash Memory Status During Erase | C-8 | | | | C.2.6 Flash Memory Status During Write (Programming) | . C-10 | | | C.3 | Flash Memory Control Registers | . C-13 | | | | C.3.1 Flash Memory Control Register FCTL1 | . C-13 | | | | C.3.2 Flash Memory Control Register FCTL2 | . C-15 | | | | C.3.3 Flash Memory Control Register FCTL3 | . C-16 | | | C.4 | Flash Memory, Interrupt and Security Key Violation | . C-18 | | | | C.4.1 Example of an NMI Interrupt Handler | | | | | C.4.2 Protecting One-Flash Memory-Module Systems From Corruption | | | | C.5 | Flash Memory Access via JTAG and Software | | | | | C.5.1 Flash Memory Protection | C-22 | | | | C.S.1 Flash Memory Frotection | | | | | C.5.2 Program Flash Memory Module via Serial Data Link Using JTAG Feature . | | # **Figures** | 2–1 | MSP430 System Configuration | 2-2 | |------|----------------------------------------------------------------|------| | 2–2 | Bus Connection of Modules/Peripherals | | | 3–1 | Brownout/Reset, SVS, Reset, and Power-Up Clear Schematic | | | 3–2 | Block Diagram of Brownout and SVS Circuits | | | 3–3 | Brownout Circuit Operating Levels | | | 3–4 | Operating Levels for SVS and Brownout/Reset Circuit | | | 3–5 | Interrupt Priority Scheme | | | 3–6 | Block Diagram of NMI Interrupt Sources | | | 3–7 | RST/NMI Mode Selection | | | 3–8 | Interrupt Processing | | | 3–9 | Return From Interrupt | | | 3–10 | Status Register (SR) | | | 3–11 | MSP430x3xx Family Operating Modes | | | 3–12 | Typical Current Consumption vs Operating Modes | | | 4–1 | Memory Map of Basic Address Space | 4-2 | | 4–2 | Memory Data Bus | | | 4–3 | Bits, Bytes, and Words in a Byte-Organized Memory | 4-3 | | 4–4 | ROM Organization | 4-4 | | 4–5 | Byte and Word Operation | 4-6 | | 4–6 | Register-Byte/Byte-Register Operations | 4-6 | | 4–7 | Example of RAM/Peripheral Organization | 4-8 | | 5–1 | Program Counter | 5-2 | | 5–2 | System Stack Pointer | 5-2 | | 5–3 | Stack Usage | 5-3 | | 5–4 | PUSH SP and POP SP | 5-3 | | 5–5 | Status Register Bits | 5-4 | | 5–6 | Operand Fetch Operation | 5-12 | | 5–7 | Double Operand Instruction Format | 5-17 | | 5–8 | Single Operand Instruction Format | 5-18 | | 5–9 | Conditional-Jump Instruction Format | 5-19 | | 5–10 | Core Instruction Map | 5-22 | | 6–1 | Connection of the Hardware Multiplier Module to the Bus System | | | 6–2 | Block Diagram of the MSP430 16y16-Bit Hardware Multiplier | | | 6–3 | Registers of the Hardware Multiplier | 6-6 | | 7–1 | Frequency-Locked Loop | 7-3 | | 7–2 | Principle of LFXT1 Oscillator | 7-4 | | 7–3 | Digitally-Controlled Oscillator | 7-6 | | 7–4 | Fractional Tap Frequency Required | 7-7 | | 7–5 | Modulator Hop Patterns | 7-8 | | 7–6 | Schematic of Clock Buffer | . 7-12 | |----------------|------------------------------------------------------|--------| | 7–7 | SCFQCTL Register | . 7-13 | | 7–8 | SCFI0 and SCFI1 Registers | . 7-14 | | 7–9 | FLL+ Control Registers 0 and 1 | | | 8–1 | Port P1, Port P2 Configuration | | | 8–2 | Schematic of One Bit in Port P1, P2 | 8-7 | | 8–3 | Ports P3–P6 Configuration | 8-9 | | 8–4 | Schematic of Bits Pn.x | . 8-11 | | 9–1 | Schematic of Watchdog Timer | 9-2 | | 9–2 | Watchdog Timer Control Register | 9-3 | | 9–3 | Reading WDTCTL | 9-4 | | 9–4 | Writing to WDTCTL | 9-4 | | 10–1 | Basic Timer1 Configuration | . 10-2 | | 10–2 | Basic Timer1 Control Register | . 10-3 | | 10–3 | Basic Timer1 Control Register Function | . 10-4 | | 10–4 | Basic Timer1 Counter BTCNT1 | . 10-4 | | 10–5 | Basic Timer1 Counter BTCNT2 | . 10-5 | | 11–1 | Timer_A Block Diagram | . 11-2 | | 11–2 | Mode Control | . 11-3 | | 11–3 | Schematic of 16-Bit Timer | . 11-4 | | 11–4 | Schematic of Clock Source Select and Input Divider | . 11-4 | | 11–5 | Timer Up Mode | | | 11–6 | Up Mode Flag Setting | | | 11–7 | New Period > Old Period | | | 11–8 | New Period < Old Period | | | 11–9 | Timer Continuous Mode | | | 11–10 | Continuous Mode Flag Setting | | | 11–11 | Output Unit in Continuous Mode for Time Intervals | | | 11–12 | Timer Up/Down Mode | | | 11–13 | Output Unit in Up/Down Mode (II) | | | 11–14 | Timer Up/Down Direction Control | | | 11–15 | Up/Down Mode Flag Setting | | | | Altering CCR0 – Timer in Up/Down Mode | | | | Capture/Compare Blocks | | | | Capture Logic Input Signal | | | 11–19 | Capture Signal | | | 11–20 | Capture Cycle | | | 11–21 | Software Capture Example | | | 11–22 | Output Unit | | | 11–23 | Output Control Block | | | 11–24 | Output Examples—Timer in Up Mode | | | 11–25 | Output Examples – Timer in Continuous Mode | | | 11–25 | Output Examples—Timer in Up/Down Mode (I) | | | 11–27 | | | | | Timer_A Control Register TACTL | | | 11–28<br>11–29 | TAR Register Capture/Compare Control Register CCTLx | | | 11–29 | · | | | | Capture/Compare Interrupt Flag | | | 11–31 | Schematic of Capture/Compare Interrupt Vector Word | | | 11–32 | Vector Word Register | | | 11–33 | UART Implementation | 11-33 | | 11–34 | Timer_A UART Timing | |-------|-------------------------------------------------------------------| | 12–1 | Timer_B Block Diagram | | 12–2 | Mode Control | | 12–3 | Schematic of 16-Bit Timer | | 12–4 | Schematic of Clock Source Select and Input Divider | | 12–5 | Timer Up Mode | | 12–6 | Up Mode Flag Setting | | 12–7 | New Period > Old Period | | 12–8 | New Period < Old Period | | 12–9 | Timer Continuous Mode | | 12-10 | Continuous Mode Flag Setting 12-11 | | 12–11 | Output Unit in Continuous Mode for Time Intervals 12-11 | | 12–12 | Timer Up/Down Mode | | 12-13 | Output Unit in Up/Down Mode (II) | | 12–14 | Timer Up/Down Direction Control | | 12-15 | Up/Down Mode Flag Setting 12-13 | | 12-16 | Altering TBCL0—Timer in Up/Down Mode | | 12-17 | Capture/Compare Blocks 12-15 | | 12-18 | Capture Logic Input Signal 12-16 | | 12-19 | Capture Signal | | 12-20 | Capture Cycle | | 12-21 | Software Capture Example 12-19 | | 12–22 | Output Unit | | 12-23 | Output Control Block | | 12–24 | Output Examples—Timer in Up Mode | | 12–25 | Output Examples—Timer in Continuous Mode | | 12–26 | Output Examples—Timer in Up/Down Mode (I) | | 12–27 | Timer_B Control Register TBCTL | | 12–28 | TBR Register | | 12–29 | Capture/Compare Control Register TBCCTLx | | 12–30 | Capture/Compare Interrupt Flag | | 12–31 | Schematic of Capture/Compare Interrupt Vector Word | | 12–32 | Vector Word Register | | 13–1 | Block Diagram of USART | | 13–2 | Block Diagram of USART—UART Mode | | 13–3 | Asynchronous Frame Format | | 13–4 | Asynchronous Bit Format. Example for n or n + 1 Clock Periods | | 13–5 | Typical Baud-Rate Generation Other Than MSP430 | | 13–6 | MSP430 Baud Rate Generation. Example for n or n + 1 Clock Periods | | 13–7 | Idle-Line Multiprocessor Format | | 13–8 | USART Receiver Idle Detect | | 13–9 | Double-Buffered WUT and TX Shift Register | | 13–10 | USART Transmitter Idle Generation | | 13–11 | Address-Bit Multiprocessor Format | | 13–12 | State Diagram of Receiver Enable | | 13–13 | State Diagram of Transmitter Enable | | 13–14 | Receive Interrupt Operation | | 13–15 | Transmit Interrupt Operation | | 13–16 | USART Control Register U0CTL, U1CTL | | 13–17 | Transmitter Control Register U0TCTL, U1TCTL | | 13–18 | Receiver-Control Register U0RCTL, U1RCTL | 13-19 | |-------|----------------------------------------------------------------------------------------------------|--------| | | USART Baud Rate Select Register | | | 13–20 | USART Modulation Control Register | | | 13–21 | USART Receive Data Buffer U0RXBUF, U1RXBUF | | | 13–22 | | | | 13–23 | Receive-Start Conditions | | | 13–24 | Receive-Start Timing Using URXS Flag, Start Bit Accepted | | | 13–25 | Receive Start Timing Using URXS Flag, Start Bit Not Accepted | | | 13–26 | Receive Start Timing Using URXS Flag, Glitch Suppression | | | 13–27 | MSP430 Transmit Bit Timing | | | 13–28 | MSP430 Transmit Bit Timing Errors | | | 13–29 | Synchronization Error | | | 14–1 | Block Diagram of USART | | | 14–2 | Block Diagram of USART—SPI Mode | | | 14–3 | MSP430 USART as Master, External Device With SPI as Slave | | | 14–4 | Serial Synchronous Data Transfer | | | 14–5 | Data Transfer Cycle | | | 14–6 | MSP430 USART as Slave in Three-Pin or Four-Pin Configuration | | | 14–7 | State Diagram of Receiver Enable Operation—MSP430 as Master | | | 14–8 | State Diagram of Receive/Transmit Enable—MSP430 as Slave, Three-Pin Mode | | | 14–9 | State Diagram of Receive Enable—MSP430 as Slave, Four-Pin Mode | | | 14–10 | State Diagram of Transmit Enable—MSP430 as Master | | | 14–11 | State Diagram of Transmit Enable—MSP430 as Slave | | | 14–12 | | | | 14–13 | ı Ş | | | | Transmit-Interrupt Operation | | | | USART Control Register | | | | Transmit Control Register U0TCTL, U1TCTL | | | | USART Clock Phase and Polarity | | | 14–18 | Receive Control Register U0RCTL, U1RCTL | | | 14–19 | USART Baud-Rate Select Register | | | | USART Modulation Control Register | | | 14–21 | Receive Data Buffer U0RXBUF, U1RXBUF | | | 14–22 | , | | | 15–1 | Schematic of Comparator_A | | | 15–2 | RC-Filter Response at the Output of the Comparator | | | 15–3 | Comparator_A Interrupt System | | | 15–4 | Transfer Characteristic and Power Dissipation in a CMOS Inverter/Buffer | | | 15–5 | Transfer Characteristic and Power Dissipation in a CMOS Gate | . 15-9 | | 15–6 | Application Example With One Active(Driving R3) and Three Passive Pins With Applied Analog Signals | 15-10 | | 15–7 | Temperature Measurement Systems | 15-11 | | 15–8 | Timing for Temperature Measurement Systems | 15-12 | | 15–9 | Two Independent Temperature Measurement Systems | 15-13 | | 15–10 | Temperature Measurement Via Temperature Sensor R1(meas) | 15-14 | | 15–11 | Temperature Measurement Via Temperature Sensor R2(meas) | 15-15 | | 15–12 | Detect a Voltage Level Using an External Reference Level | 15-16 | | 15–13 | Detect a Current Level Using an Internal Reference Level | 15-17 | | 15–14 | Measuring a Current Source | 15-18 | | 15–15 | Timing for Measuring a Current Source | 15-18 | | 15-16 | A/D Converter for Voltage Sources | 15-19 | | 15–17 | A/D Converter for Voltage Sources, Conversion Timing | 15-19 | |----------------|-----------------------------------------------------------------------|--------------| | 15–18 | Measuring the Offset Voltage of the Comparator, CAEX = 0 | 15-20 | | 15–19 | Offset Voltage of the Comparator, CAEX = 0 | | | 15–20 | Measuring the Offset Voltage of the Comparator, CAEX = 1 | 15-21 | | 15–21 | Offset Voltage of the Comparator, CAEX = 1 | | | 15–22 | Use CAOUT at an External Pin to Add Hysteresis to the Reference Level | | | 16–1 | Static Wave-Form Drive | | | 16–2 | Two-MUX Wave-Form Drive | 16-4 | | 16–3 | Three-MUX Wave-Form Drive | 16-5 | | 16–4 | Four-MUX Wave-Form Drive | 16-6 | | 16–5 | LCD Controller/Driver Block Diagram | 16-7 | | 16–6 | External LCD Module Analog Voltage | 16-9 | | 16–7 | LCD Control and Mode Register | 16-11 | | 16–8 | Information Control | 16-11 | | 16–9 | Display Memory Bits Attached to Segment Lines in '4xx Family | 16-12 | | 16–10 | Example With the Static Drive Mode | 16-14 | | 16–11 | Example With the Two-MUX Mode | 16-16 | | 16–12 | Example With the 3-MUX Mode | | | 16–13 | Example With the Four-MUX Mode | 16-18 | | 17–1 | ADC12 Schematic | | | 17–2 | ADC Core, Input Multiplexer, and Sample-and-Hold | | | 17–3 | Analog Multiplexer Channel | | | 17–4 | Stopping Conversion With ENC Bit | 17-10 | | 17–5 | Single-Channel, Single-Conversion Mode | 17-11 | | 17–6 | Example Conversion-Memory Setup | | | 17–7 | ENC Does Not Effect Active Sequence | | | 17–8 | Sequence-of-Channels Mode | | | 17–9 | Sequence-of-Channels Mode Flow | | | 17–10 | Sequence-of-Channels Mode Example | | | 17–11 | Repeat-Single-Channel Mode | | | | Repeat-Sequence-of-Channels Mode | | | 17–13 | The Conversion Clock ADC12CLK | | | 17–14 | The Sample-and-Hold Function | | | 17–15 | Sample and Conversion, Basic Signal Timing | | | | Synchronized Sample and Conversion Signal With Enable Conversion | | | | Conversion Timing, Pulse-Sample Mode | | | | Pulse-Sample Mode Example Configuration | | | | Pulse-Sample Mode Example Timing | | | | Conversion Timing for Extended-Sample Mode | | | 17–21<br>17–22 | Extended-Sample Mode Example Configuration | | | | Extended-Sample Mode Example Timing | | | 17–23<br>17–24 | Use of MSC Bit With Nonrepeated Modes | | | 17-24 | Use of MSC Bit With Repeated Modes | | | 17-25 | Equivalent Circuit | | | B–1 | Double-Operand Instructions | | | в– і<br>В–2 | Single-Operand Instructions | | | Б-2<br>В-3 | Conditional and Unconditional Jump Instructions | | | Б–3<br>В–4 | Decrement Overlap | | | B_5 | Main Program Interrunt | B-20<br>B-46 | | B-6 | Destination Operand—Arithmetic Shift Left | B-47 | |------|-----------------------------------------------------------------------------|------| | B-7 | Destination Operand—Carry Left Shift | B-48 | | B-8 | Destination Operand—Arithmetic Right Shift | B-49 | | B-9 | Destination Operand—Carry Right Shift | B-51 | | B-10 | Destination Operand Byte Swap | | | B-11 | Destination Operand Sign Extension | | | C-1 | Interconnection of Flash Memory Module(s) | C-2 | | C-2 | Flash Memory Module1 Disabled, Module2 Can Execute Code Simultaneously | C-3 | | C-3 | Flash Memory Module Example | C-4 | | C-4 | Segments in Flash Memory Module, 4K-Byte Example | | | C-5 | Flash Memory Module Block Diagram | C-6 | | C-6 | Block Diagram of the Timing Generator in the Flash Memory Module | | | C-7 | Basic Flash EEPROM Module Timing During the Erase Cycle | C-9 | | C-8 | Basic Flash Memory Module Timing During Write (Single Byte or Word) Cycle . | C-11 | | C-9 | Basic Flash Memory Module Timing During a Block-Write Cycle | C-11 | | C-10 | Access Violation (Non)Maskable Interrupt Scheme in Flash Memory Module | C-19 | | C-11 | Signal Connections to MSP430 JTAG Pins | C-22 | ## **Tables** | 3–1 | Interrupt Control Bits in SFRs | 3-13 | |------|-----------------------------------------------------------------|------| | 3–2 | MSP340x41x Interrupt Enable Registers 1 and 2 | | | 3–3 | MSP430x43x Interrupt Enable Registers 1 and 2 | | | 3–4 | MSP430x44x Interrupt Enable Registers 1 and 2 | | | 3–5 | MSP430x41x Interupt Flag Registers 1 and 2 | | | 3–6 | MSP430x43x Interrupt Flag Registers 1 and 2 | | | 3–7 | MSP430x44x Interrupt Flag Registers 1 and 2 | | | 3–8 | MSP430x41x Module Enable Registers 1 and 2 | | | 3–9 | MSP430x43x Module Enable Registers 1 and 2 | | | 3–10 | MSP430x44x Module Enable Registers 1 and 2 | 3-18 | | 3–11 | Interrupt Sources, Flags, and Vectors of 41x Configurations | | | 3–12 | Interrupt Sources, Flags, and Vectors of 43x/44x Configurations | | | 3–13 | Low-Power Mode Logic Chart | | | 4–1 | Peripheral File Address Map—Word Modules | 4-8 | | 4–2 | Peripheral File Address Map—Byte Modules | | | 4–3 | Special Function Register Address Map | 4-10 | | 5–1 | Register by Functions | 5-2 | | 5–2 | Description of Status Register Bits | 5-4 | | 5–3 | Values of Constant Generators CG1, CG2 | 5-5 | | 5–4 | Source/Destination Operand Addressing Modes | 5-6 | | 5–5 | Register Mode Description | 5-7 | | 5–6 | Indexed Mode Description | 5-8 | | 5–7 | Symbolic Mode Description | 5-9 | | 5–8 | Absolute Mode Description | 5-10 | | 5–9 | Indirect Mode Description | 5-11 | | 5–10 | Indirect Autoincrement Mode Description | 5-12 | | 5–11 | Immediate Mode Description | 5-13 | | 5–12 | Instruction Format I and Addressing Modes | 5-14 | | 5–13 | Execution Cycles for Double Operand Instructions | 5-14 | | 5–14 | Instruction Format-II and Addressing Modes | 5-15 | | 5–15 | Execution Cycles for Single Operand Instructions | 5-15 | | 5–16 | Miscellaneous Instructions or Operations | 5-16 | | 5–17 | Double Operand Instruction Format Results | | | 5–18 | Single Operand Instruction Format Results | 5-18 | | 5–19 | Conditional-Jump Instructions | 5-19 | | 5–20 | Emulated Instructions | 5-20 | | 6–1 | Sum Extension Register Contents | 6-4 | | 6–2 | Hardware Multiplier Registers | 6-6 | | 7_1 | The DCO Range Control Rits | 7-0 | | 8–1 | Port P1 Registers | 8-4 | |-------|------------------------------------------------------|-------| | 8–2 | Port P2 Registers | 8-4 | | 8–3 | Port P3–P6 Registers | 8-10 | | 9–1 | WDTCNT Taps | | | 10–1 | Basic Timer1 Registers | | | 10–2 | BTCNT2 Input Frequency Sources | | | 11–1 | Timer Modes | | | 11–2 | State of OUTx at Next Rising Edge of Timer Clock | 11-20 | | 11–3 | Timer_A Registers | | | 11–4 | Mode Control | | | 11–5 | Input Clock Divider Control Bits | 11-24 | | 11–6 | Clock Source Selection | | | 11–7 | Capture/Compare Control Register Output Mode | 11-27 | | 11–8 | Capture/Compare Control Register Capture Mode | | | 11–9 | Vector Register TAIV Description | | | 12–1 | Timer Modes | | | 12–2 | Compare Latch Operating Modes | 12-21 | | 12–3 | State of OUTx at Next Rising Edge of Timer Clock | 12-26 | | 12–4 | Timer_B Registers | 12-29 | | 12–5 | Mode Control | 12-30 | | 12–6 | Input Clock Divider Control Bits | 12-30 | | 12–7 | Clock Source Selection | | | 12–8 | Capture/Compare Control Register Output Mode | 12-34 | | 12–9 | Capture/Compare Control Register Capture Mode | 12-35 | | 12-10 | Vector Register TBIV Description | 12-37 | | 13–1 | USART Interrupt Control and Enable Bits—UART Mode | 13-11 | | 13–2 | USART0 Control and Status Registers | 13-15 | | 13–3 | USART1 Control and Status Registers | 13-15 | | 13–4 | Interrupt Flag Set Conditions | 13-20 | | 13–5 | Receive Data Buffer Characters | 13-22 | | 13–6 | Commonly Used Baud Rates, Baud Rate Data, and Errors | 13-29 | | 14–1 | USART Interrupt Control and Enable Bits—SPI Mode | 14-9 | | 14–2 | USART Control and Status Registers | 14-15 | | 14–3 | USART1 Control and Status Registers | 14-15 | | 15–1 | Comparator_A Control Registers | 15-5 | | 16–1 | LCDM Selections | | | 16–2 | LCDM Signal Outputs for Port Functions | 16-12 | | 17–1 | Reference Voltage Configurations | | | 17–2 | Conversion-Modes Summary | 17-9 | | 17–3 | ADC12IV Interrupt-Vector Values | 17-38 | | C-1 | Control Bits for Write or Erase Operation | C-8 | | C-2 | Conditions to Read Data From Flash Memory | C-12 | # **Examples** | 13–1 | 4800 Baud | 13-6 | |------|---------------------------------|-------| | 13–2 | 19,200 Baud | 13-6 | | 13–3 | Error Example for 2400 Baud | 13-28 | | 13–4 | Synchronization Error—2400 Baud | 13-31 | # **Notes, Cautions, and Warnings** | Word-Byte Operations | | |------------------------------------------------------------------|-------| | Status Register Bits V, N, Z, and C | | | Data in Registers | | | Instruction Format II Immediate Mode | | | Destination Address | | | Instructions CMP and SUB | | | Effective Load Capacitance | | | Writing to Read-Only Registers P1IN, P2IN | . 8-4 | | Port P1, Port P2 Interrupt Sensitivity | . 8-6 | | Function Select With P1SEL, P2SEL | . 8-7 | | Writing to Read-Only Register | 8-10 | | Function Select With PnSEL Registers | 8-11 | | Watchdog Timer, Changing the Time Interval | . 9-6 | | Capture With Timer Halted | 11-15 | | Changing Timer_A Control Bits | 11-24 | | Modifying Timer A Register TAR | 11-25 | | Simultaneous Capture and Capture Mode Selection | 11-28 | | Writing to Read-Only Register TAIV | 11-30 | | Capture With Timer Halted | 12-18 | | Changing Timer_B Control Bits | | | Modifying Timer_B Register TBR | 12-32 | | Simultaneous Capture and Capture Mode Selection | 12-35 | | Writing to Read-Only Register TBIV | | | URXE Re-Enabled, UART Mode | | | Writing to UTXBUF, UART Mode | 13-12 | | Write to UTXBUF/Reset of Transmitter, UART Mode | | | Mark and Space Definitions | | | Receive Status Control Bits | | | Break Detect (BRK) Bit With Halted UART Clock | 13-25 | | USART Synchronous Master Mode, Receive Initiation | | | USPIIE Re-Enabled, SPI Mode | | | Writing to UxTXBUF, SPI Mode | | | Writing to UxTXBUF/Reset of Transmitter, SPI Mode | | | Availability of ADC12CLK During Conversion | | | Warning: Modifying ADC control register during active conversion | | | Warning: SOFTWARE WRITE TO REGISTER ADC12MEMx | | | Writing to Read Only Register ADC12IV | | | Basic Clock System | | | Asterisked Instructions | | ## Contents | Operations Using the Status Register (SR) for Destination | B-4 | |-----------------------------------------------------------|------| | Conditional and Unconditional Jumps | B-6 | | Disable Interrupt | B-28 | | Enable Interrupt | B-29 | | Emulating No-Operation Instruction | B-42 | | The System Stack Pointer | B-43 | | The System Stack Pointer | B-44 | | RLA Substitution | B-47 | | RLC and RLC.B Emulation | B-48 | | Borrow Is Treated as a .NOT | B-52 | | Borrow Is Treated as a .NOT | B-56 | | Borrow Is Treated as a .NOT. Carry | B-57 | | Flash Memory Module(s) in MSP430 Devices | C-2 | ## **Chapter 1** ## Introduction This chapter outlines the features and capabilities of the Texas Instruments (TI) MSP430x4xx family of microcontrollers. The MSP430 employs a von-Neumann architecture; therefore, all memory and peripherals are in one address space. The MSP430 devices constitute a family of ultralow-power, 16-bit RISC microcontrollers with an advanced architecture and extensive peripheral set. The architecture uses advanced timing and design features, as well as a highly orthogonal structure, to deliver a processor that is both powerful and flexible. The MSP430 consumes less than 300 $\mu A$ in active mode operating at 1 MHz in a typical 3-V system and can wake up from a < 2- $\mu A$ standby mode to fully synchronized operation in less than 6 $\mu s$ . These exceptionally-low current requirements, combined with the fast wake-up time, enable a user to build a system with minimum current consumption and maximum battery life. Additionally, the MSP430 family has an abundant mix of peripherals and memory sizes enabling true system-on-a-chip designs. The peripherals include a 12-bit A/D, slope A/D, timers (some with capture/compare registers and PWM output capability), an LCD driver, on-chip clock generation, a hardware multiplier, USART, a Watchdog Timer, GPIO, and others. See http://www.ti.com for the latest device information and literature for the MSP430 family. | Горі | c F | age | |------|---------------------------|-----| | 1.1 | Features and Capabilities | 1-2 | | 1.2 | 41x Devices | 1-3 | | 1.3 | 43x Devices | 1-3 | | 1.4 | 44x Devices | 1-4 | | | | | ## 1.1 Features and Capabilities The TI MSP430x4xx family of controllers has the following features and capabilities: ☐ Ultralow-power architecture: 0.1-300-μA nominal operating current at 1 MHz 1.8-3.6-V operation 6-us wake-up from standby mode Extensive interrupt capability relieves need for polling ☐ Flexible and powerful processing capabilities: Seven source-address modes Four destination-address modes Only 27 core instructions Prioritized, nested interrupts No interrupt or subroutine level limits Large register file Ram execution capability Efficient table processing Fast hex-to-decimal conversion ☐ Extensive, memory-mapped peripheral set including: 12-bit A/D converter Integrated precision comparator Multiple timers and PWM capability Slope A/D conversion (all devices) Integrated USART Integrated LCD driver Watchdog Timer Multiple I/O with extensive interrupt capability Integrated programmable oscillator 32-kHz crystal oscillator (all devices) 450-kHz-8-MHz crystal oscillator (all devices) ☐ Powerful, easy-to-use development tools including: Simulator (including peripheral and interrupt simulation) C compiler Assembler Linker Flash emulator kit Device programmer Application notes Example code ☐ Versatile ultralow-power device options including: Flash (in-system programmable) -40°C to 85°C operating temperature range Up to 64K addressing space Memory mixes to support all types of applications ## 1.2 41x Devices The 41x devices contain the following peripherals: ☐ FLL+ clock system (on-chip DCO + crystal oscillator) ☐ Watchdog Timer/general-purpose timer ☐ Comparator\_A (precision analog comparator, ideal for slope A/D conversion) ☐ Brownout/SVS ☐ Basic Timer1 (two 8-bit timers or one 16-bit timer) ☐ LCD controller/driver (up to 96 segments) ☐ Timer A3 (16-bit timer with three capture/compare registers and PWM output) ☐ I/O port 1, 2 (8 I/Os each, all with interrupt) ☐ I/O ports 3, 4, 5, 6 (eight I/Os each) The 41x device family includes: ■ MSP430F412: 4-KB flash memory, 256B RAM ■ MSP430C412†: 4-KB ROM, 256B RAM ■ MSP430F413: 8-KB flash memory, 256B RAM ## 1.3 43x Devices† The 43x devices contain the following peripherals: MSP430C413<sup>†</sup>: 8-KB ROM, 256B RAM | FLL+ clock system (on-chip DCO + 2 crystal oscillators) Watchdog Timer/general-purpose timer ADC12 (12-bit A/D) | |-----------------------------------------------------------------------------------------------------------------| | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ | | Brownout/SVS | | Basic Timer1 (two 8-bit timers or one 16-bit timer) | | LCD controller/driver (up to 160 segments) | | Timer_A3 (16-bit timer with three capture/compare registers and PWM output) | | Timer_B3 (16-bit timer with three capture/compare registers and PWM output) | | I/O port 1, 2 (eight I/Os each, all with interrupt) | | I/O ports 3, 4, 5, 6 (eight I/Os each) | | USART0 | | Package option: 80-pin QFP or 100-pin QFP | The 43x device family includes: MSP430F435†: 16-KB flash memory, 512-KB RAM MSP430F436†: 24-KB flash memory, 1-KB RAM MSP430F437†: 32-KB flash memory, 1-KB RAM †Advanced Information, future devices ## 1.4 44x Devices† The 44x devices contain the following peripherals: ☐ FLL+ clock system (on-chip DCO + 2 crystal oscillators) ☐ Watchdog Timer/general-purpose timer ☐ ADC12 (12-bit A/D) ☐ Comparator\_A (precision analog comparator, ideal for slope A/D conversion) □ Brownout/SVS ☐ Basic Timer1 (two 8-bit timers or one 16-bit timer) ☐ LCD controller/driver (up to 160 segments) ☐ Timer\_A3 (16-bit timer with three capture/compare registers and PWM output) ☐ Timer\_B37(16-bit timer with seven capture/compare registers and PWM output) ☐ I/O port 1, 2 (eight I/Os each, all with interrupt) ☐ I/O ports 3, 4, 5, 6 (eight I/Os each) ☐ Two USARTs: USART0 and USART1 ☐ Hardware multiplier ☐ Package option: 100-pin QFP The 44x device family includes: ■ MSP430F447†: 32-KB flash memory, 1-KB RAM ■ MSP430F448†: 48-KB flash memory, 2-KB RAM ■ MSP430F449†: 60-KB flash memory, 2-KB RAM <sup>†</sup>Advanced Information, future devices ## **Chapter 2** ## **Architectural Overview** This section describes the basic functions of an MSP430-based system. The MSP430 devices contain the following main elements: Central processing unit Program memory Data memory Operation control Peripheral modules Oscillator and clock generator **Topic Page** 2.1 Introduction ...... 2-2 Central Processing Unit ...... 2-2 2.2 2.3 Program Memory ...... 2-3 Data Memory ...... 2-3 2.4 2.5 Peripherals ...... 2-4 2.6 2.7 Oscillator and Clock Generator ...... 2-4 #### 2.1 Introduction The architecture of the MSP430 family is based on a memory-to-memory architecture, a common address space for all functional blocks, and a reduced instruction set applicable to all functional blocks as illustrated in Figure 2–1. See specific device data sheets for complete block diagrams of individual devices. Oscillator → ACLK I/O Port System PROGRAM DATA USART I/O Port MCLK MAB, 16 Bit MAB, 4 Bit CPU R/W Incl. 16 Reg MDB, 16 Bit MDB, 8 Bit Conv. LCD Comparator ADC WDT Basic Timer Figure 2-1. MSP430 System Configuration ## 2.2 Central Processing Unit Logic Module Select The CPU incorporates a reduced and highly transparent instruction set and a highly orthogonal design. It consists of a 16-bit arithmetic logic unit (ALU), 16 registers, and instruction control logic. Four of these registers are used for special purposes. These are the program counter (PC), the stack pointer (SP), the status register (SR), and the constant generator (CGx). All registers, except the constant-generator registers R3/CG2 and part of R2/CG1, can be accessed using the complete instruction set. The constant generator supplies instruction constants, and is not used for data storage. The addressing mode used on CG1 separates the data from the constants. The CPU control over the program counter, the status register, and the stack pointer (with the reduced instruction set) allows the development of applications with sophisticated addressing modes and software algorithms. ## 2.3 Program Memory Instruction fetches from program memory are always 16-bit accesses, whereas data memory can be accessed using word (16-bit) or byte (8-bit) instructions. Any access uses the 16-bit memory data bus (MDB) and as many of the least-significant address lines of the memory address bus (MAB) as required to access the memory locations. Blocks of memory are automatically selected through module-enable signals. This technique reduces overall current consumption. Program memory is integrated as programmable or mask-programmed memory. In addition to program code, data may also be placed in the code memory section of the memory map and may be accessed using word or byte instructions; this is useful for data tables, for example. This unique feature gives the MSP430 an advantage over other microcontrollers because the data tables do not have to be copied to RAM for usage. Sixteen words of memory are reserved for reset and interrupt vectors at the top of the 64-kilobytes address space from 0FFFh down to 0FFE0h. ## 2.4 Data Memory The data memory is connected to the CPU through the same two buses as the program memory (flash): the memory address bus (MAB) and the memory data bus (MDB). The data memory can be accessed with full (word) data width or with reduced (byte) data width. Additionally, because the RAM and flash are connected to the CPU via the same busses, program code can be loaded into and executed from RAM. This is another unique feature of the MSP430 devices, and provides valuable, easy-to-use debugging capability. ## 2.5 Operation Control The operation of the different MSP430 members is controlled mainly by the information stored in the special–function registers (SFRs). The different bits in the SFRs enable interrupts, provide information about the status of interrupt flags, and define the operating modes of the peripherals. Total current consumption can be reduced by disabling peripherals that are not needed during an operation. The individual peripherals are described later in this manual. ## 2.6 Peripherals Peripheral modules are connected to the CPU through the MAB, the MDB, and the interrupt service and request lines. The MAB is usually a 5-bit bus for most of the peripherals. The MDB is an 8-bit or 16-bit bus. Most of the peripherals operate in byte format. Modules with an 8-bit data bus are connected by bus-conversion circuitry to the 16-bit CPU. The data exchange with these modules must be handled with byte instructions. The SFRs are also handled with byte instructions. The operation for 8-bit peripherals follows the order described in Figure 2–2. Figure 2–2. Bus Connection of Modules/Peripherals ## 2.7 Oscillator and Clock Generator The LFXT1 oscillator is designed for the commonly used 32,768 Hz, low-current-consumption clock crystal, or to be used with a high-speed crystal. All analog components for the 32,768-Hz oscillator are integrated into the MSP430; only the crystal needs to be connected, and no other external components are required. Additional load capacitors are required when using the LFXT1 oscillator with a high-speed crystal. In addition to the crystal oscillator, all MSP430 devices contain a digitally-controlled RC oscillator (DCO). The DCO is different from RC oscillators found on other microcontrollers because it is digitally controllable and tuneable. MSP430x4xx devices contain an additional logic block called the frequency locked loop (FLL). The FLL continuously and automatically adjusts the frequency of the DCO relative to the 32768-Hz crystal oscillator to stabilize the DCO over voltage and temperature. This provides an effective, stable, ultralow-power oscillator for the CPU and peripherals. Clock source selection for peripherals and CPU is very flexible. Most peripherals are capable of using the 32,768-Hz crystal oscillator clock, the high-speed crystal oscillator clock (where applicable), or the DCO clock. The CPU uses the DCO clock for execution. Additionally, the LFXT1 and XT2 clock signals may be used for CPU execution on '43x and '44x devices. See Chapter 7 for details on the clock system. ## **Chapter 3** # System Resets, Interrupts, and Operating Modes This chapter discusses the MSP430x4xx system resets, interrupts, and operating modes. | Горіс | | |-------|----------------------------------------| | 3.1 | System Reset and Initialization | | 3.2 | Global Interrupt Structure 3-7 | | 3.3 | MSP430 Interrupt-Priority Scheme | | 3.4 | Interrupt Processing 3-11 | | 3.5 | Operating Modes | | 3.6 | Basic Hints for Low-Power Applications | | | | ## 3.1 System Reset and Initialization #### 3.1.1 Introduction The MSP430 system reset circuitry (shown in Figure 3–1) sources two internal reset signals: power-on reset (POR) and power-up clear (PUC). Different events trigger these reset signals and different initial conditions exist depending on which signal was generated. Figure 3–1. Brownout/Reset, SVS, Reset, and Power-Up Clear Schematic A POR is a device reset. It is only generated by the following events: - Powering up the device - ☐ A low signal on the RST/NMI pin when configured in the reset mode - ☐ A supply-voltage drop below a reference voltage level (if SVS is enabled) - ☐ A brownout A PUC is always generated when a POR is generated, but a POR is not generated by a PUC. The following events trigger a PUC: - ☐ A POR signal - ☐ A Watchdog Timer expiration (in watchdog mode only) - ☐ A Watchdog Timer security key violation - A low signal on the RST/NMI pin when configured in the reset mode - ☐ A Flash memory security key violation ## Note: If desired, software can cause a PUC by simply writing to the watchdog timer control register with an incorrect password. #### Note: Generation of the POR/PUC signals does not necessarily generate a system reset interrupt. Anytime a POR is activated, a system reset interrupt is generated. However, when a PUC is activated, a system reset interrupt may or may not be generated. Instead, a lower priority interrupt vector may be generated, depending on what action caused the PUC. Each device data sheet gives a detailed table of what action generates each interrupt. This table should be consulted for the proper handling of all interrupts. Two circuits monitor the supply voltage as shown in Figure 3–2. The brownout/ reset circuit detects low supply voltages such as when a supply voltage is applied to or removed from the $V_{CC}$ terminal, whereas the supply voltage supervisor circuit (SVS) detects if the supply voltage connected to the Vcc terminal drops below the minimum supply voltage that is recommended for operation. The SVS function is off at reset and power-up to conserve power. The SVS function may be activated by software using control bits in the SVS control register (SVSCTL). Figure 3-2. Block Diagram of Brownout and SVS Circuits #### 3.1.1.1 Brownout/Reset The brownout/reset circuit resets the device by triggering a POR signal when power is applied or removed. The operating levels are shown in Figure 3–3. When ramping up, the POR signal becomes active once $V_{CC}$ crosses the $V_{CC(start)}$ level. It remains active until $V_{CC}$ crosses the $V_{(B, IT+)}$ threshold and the delay $t_{(BOR)}$ elapses. The hysteresis $V_{Hys(B, IT-)}$ ensures that the supply voltage has to drop below $V_{(B, IT-)}$ to generate another POR signal from the brownout/reset circuitry. Figure 3-3. Brownout Circuit Operating Levels The minimum supply voltage to generate a reliable POR when $V_{CC}$ glitches or dips depends on the pulse width of the voltage drop. Generally, if the width of the voltage drop is small, a deeper voltage drop is required to trigger a POR signal. See the device data sheet for electrical parameters. ## 3.1.1.2 Supply Voltage Supervisor The supply voltage supervisor circuit resets the device by triggering a POR signal when $V_{CC}$ drops below the appropriate level. The operating levels for the SVS and the brownout/reset circuit are shown in Figure 3–4. The SVS is initially disabled by the brownout function and is enabled by software by bits in the SVSCTL register. Any brownout situation deactivates the SVS function. When the supply voltage is below $V_{(SVS\_Start)}$ the SVS may or may not trigger a POR. Proper SVS operation is ensured when the supply voltage is above the $V_{(SVS,start)}$ level. When the supply voltage is between $V_{(SVS,start)}$ and $V_{(SVS,IT+)}$ the POR signal is reliably triggered. When the supply voltage is above $V_{(SVS,IT+)}$ the trigger for the POR signal becomes inactive after time $t_{(SVSR)}$ elapses. When the supply voltage drops below $V_{(SVS,IT-)}$ , another POR is triggered. The MSP430x41x devices have one $V_{(SYS,IT-)}$ level. The MSP430x43x and MSP430x44x devices have 14 selectable $V_{(SYS,IT-)}$ levels. In addition, the MSP430x43x and MSP430x44x devices can compare any external voltage (not necessarily $V_{CC}$ ) that is applied to pin P6.7/A7/SVSin to the internal 1.2 V reference. See the specific device data sheet for specifications of the $V_{(SYS,IT-)}$ levels. The SVS can be configured to generate a POR signal when a fault is detected or to only set a bit in the control register. The PORON bit on the SVSCTL register determines this function. The minimum supply voltage required to generate a reliable POR when $V_{CC}$ glitches or dips depends on the pulse width of the voltage drop. Generally, if the width of the voltage drop is small, a deeper voltage drop is required to trigger a POR signal. See the device data sheet for electrical parameters. The VLD bits control the on/off state of the supply voltage supervisor (SVS) circuitry. The SVS function is off if VLD=0, and on if VLD=1. Bit PORON enables or disables the automatic reset of MSP430 upon a low-voltage situation. If PORON=1, a low-voltage situation generates a POR signal and resets the MSP430. Bit SVSOP is used to watch the actual SVS comparator output. Bit SVSFG is set if a low-voltage situation is detected, remains set until the low-voltage situation is removed, and then it is reset by software; SVSFG latches such events whereas SVSOP represents the actual output of the comparator. #### Note: Whenever the supply voltage conditions trigger a POR from the brownout, the SVS is disabled and must be reenabled by software. Figure 3-4. Operating Levels for SVS and Brownout/Reset Circuit ## 3.1.2 Device Initialization After System Reset | Afte | $\hbox{\it er a device reset (POR/PUC combination), the initial system conditions are:}\\$ | |------|---------------------------------------------------------------------------------------------------------------------------| | | I/O pins switched to input mode | | | I/O flags are cleared as described in the Digital I/O Configuration chapter. | | | Other peripherals and registers initialized as described in their respective chapters. | | | Status register is reset. | | | Program counter is loaded with address contained at reset vector location (0FFFEh). CPU execution begins at that address. | | | FLL+ begins regulation of the DCO. The FLL+ starts with the same default frequency target as the FLL in '3XX devices. | After a system reset, the user program can evaluate the various flags to determine the source of the reset and take appropriate action. The initial state of registers and peripherals is discussed in each applicable section of this manual. Each register is shown with a key indicating the accessibility of the register and the initial condition, for example, rw-(0), or rw-0. In these examples, the r indicates read, the w indicates write, and the value after the dash indicates the initial condition. If the value is in parenthesis, the initial condition takes effect only after a POR - a PUC alone will not effect the bit(s). If the value is not in parenthesis, it takes effect after a PUC alone or after a POR/PUC combination. Some examples follow: | Type | Description | |--------|-----------------------------------| | rw-(0) | Read/write, reset with POR | | rw-0 | Read/write, reset with POR or PUC | | r–1 | Read only, set with POR or PUC | | r | Read only, no initial state | | W | Write only, no initial state | ## 3.2 Global Interrupt Structure | The | ere are three types of interrupts: | |-----|--------------------------------------------------------------------------------------------------------------------------------| | | System reset Maskable (Non)maskable | | Sys | stem reset (POR/PUC) is discussed in section 3.1. | | | skable interrupts are caused by: A Watchdog-Timer overflow (if timer mode is selected) Other modules with interrupt capability | (Non)maskable interrupts are not masked by the general interrupt enable bit (GIE) but are individually enabled or disabled by an individual interrupt enable bit. When a (non)maskable interrupt is accepted, the corresponding interrupt enable bit is automatically reset, therefore disabling the interrupt for execution of the interrupt service routine (ISR). The RETI (return from interrupt) instruction has no effect on the individual enable bits of the (non)maskable interrupts. So the software must set the corresponding interrupt enable bit in the ISR before execution of the RETI instruction for the interrupt to be reenabled after the ISR. A (non)maskable interrupt (NMI) can be generated by an edge on the RST/NMI pin (if NMI mode is selected), by the occurrence of an oscillator fault (if the oscillator fault interrupt is enabled), or by an access violation to the flash memory (if the access violation interrupt is enabled). # 3.3 MSP430 Interrupt-Priority Scheme The interrupt priority of the modules, as shown in Figure 3–5, is defined by the arrangement of the modules in the connection chain: the nearer a module is to the CPU/NMIRS, the higher the priority. Figure 3-5. Interrupt Priority Scheme Reset and NMI, as shown in Figure 3–6, can only be used as alternative interrupts because they use the same input pin. The associated control bits are located in the watchdog timer control register shown in Figure 3–7, and are password protected. Figure 3–6. Block Diagram of NMI Interrupt Sources Figure 3–7. RST/NMI Mode Selection BITS 0-4,7 See Watchdog Timer chapter The NMI bit selects the function of the RST/NMI input pin. It is cleared after a PUC BIT 5: signal. NMI = 0: The RST/NMI input works as reset input. As long as the RST/NMI pin is held low, the internal PUC signal is active (level-sensitive). NMI = 1: The RST/NMI input works as an edge-sensitive, (non)maskable interrupt BIT 6: This bit selects the activating edge of the RST/NMI input if the NMI function is selected. It is cleared after a PUC signal. NMIES = 0: A rising edge triggers an NMI interrupt. NMIES = 1: A falling edge triggers an NMI interrupt. #### 3.3.1 Operation of Global Interrupt—Reset/NMI If the RST/NMI pin is set to the reset function, the CPU is held in the reset state as long as the RST/NMI pin is held low. After the input changes to a high state, the CPU starts program execution at the word address stored in word location OFFFEh (reset vector). If the RST/NMI pin is set to the NMI function, a signal edge (selected by the NMIES bit) will generate an unconditional interrupt. When accepted, program execution begins at the address stored in location 0FFFCh. The RST/NMI flag in the SFR IFG1.4 is also set. #### Note: When configured in the NMI mode, a signal generating an NMI event should not hold the RST/NMI pin low. When a PUC is generated (see Section 3.1.1), the PUC resets the bits in the WDTCTL register. This results in the RST/NMI pin being configured in the reset mode. If the signal on the RST/NMI pin that generated the NMI event holds the pin low, the processor will be held in the reset state. When NMI mode is selected and the NMI edge select bit is changed, an NMI can be generated, depending on the actual level at RST/NMI pin. When the NMI edge select bit is changed before selecting the NMI mode, no NMI is generated. The NMI interrupt is maskable by the NMIIE bit. ## 3.3.2 Operation of Global Interrupt—Oscillator Fault Control The oscillator fault signal warns of a possible error condition with the crystal oscillator. It is generated by different events in the FLL+ clock system. Crystal oscillator LFXT1, oscillator XT2 (in '43x and '44x families), and the DCO can set an oscillator-fault interrupt flag. The oscillator fault signal is triggered if the 5 MSB (29–25) DCO control taps in the SCFI1 register are equal to 0, or greater than or equal to 28h. The oscillator-fault signal is also triggered if the LFXT1 (LF or HF mode) or the XT2 oscillator is not running, stops running after being operational, or restarts running (also from off mode). Note that a PUC signal triggers an oscillator fault because the PUC switches the 5 MSB( $2^9$ – $2^5$ ) DCO control taps to 0. The oscillator fault signal can be enabled to generate an NMI by bit IE1.1 in the SFRs. The interrupt flag IFG1.1 in the SFRs can then be tested by the interrupt service routine to determine if the NMI was caused by an oscillator fault. See Chapter 7 for more details on the operation of the DCO oscillator, the FLL+, and the crystal oscillators. # 3.4 Interrupt Processing The MSP430 programmable interrupt structure allows flexible on-chip and external interrupt configurations to meet real-time interrupt-driven system requirements. Interrupts may be initiated by the processor's operating conditions such as watchdog overflow; or by peripheral modules or external events. Each interrupt source can be disabled individually by an interrupt enable bit, or all maskable interrupts can be disabled by the general interrupt enable (GIE) bit in the status register. Whenever an interrupt is requested and the appropriate interrupt enable bit and general interrupt enable (GIE) bit are set, the interrupt service routine becomes active as follows: - 1) CPU active: The currently executing instruction is completed. - 2) CPU stopped: The low-power modes are terminated. - 3) The program counter pointing to the next instruction is pushed onto the stack. - 4) The status register is pushed onto the stack. - 5) The interrupt with the highest priority is selected if multiple interrupts occurred during the last instruction and are pending for service. - 6) The appropriate interrupt request flag resets automatically on singlesource flags. Multiple source flags remain set for servicing by software. - 7) The GIE bit is reset; the CPUOff bit, the OscOff bit, and the SCG1 bit are cleared; the status bits V, N, Z, and C are reset. SCG0 is left unchanged, and loop control remains in the previous operating condition. - 8) The content of the appropriate interrupt vector is loaded into the program counter: the program continues with the interrupt handling routine at that address. The interrupt latency is six cycles, starting with the acceptance of an interrupt request, and lasting until the start of execution of the appropriate interrupt-service routine first instruction, as shown in Figure 3–8. Figure 3-8. Interrupt Processing The interrupt handling routine terminates with the instruction: RETI (return from an interrupt service routine) which performs the following actions: - The status register with all previous settings pops from the stack. All previous settings of GIE, CPUOFF, etc. are now in effect, regardless of the settings utilized during the interrupt service routine. - The program counter pops from the stack and begins execution at the point where it was interrupted. The return from the interrupt is illustrated in Figure 3–9. Figure 3-9. Return From Interrupt A RETI instruction takes five cycles. Interrupt nesting is activated if the GIE bit is set inside the interrupt handling routine. The GIE bit is located in status register SR/R2, which is included in the CPU as shown in Figure 3–10. Figure 3–10. Status Register (SR) Apart from the GIE bit, other sources of interrupt requests can be enabled/disabled individually or in groups. The interrupt enable flags are located together within two addresses of the special-function registers (SFRs). The program-flow conditions on interrupt requests can be easily adjusted using the interrupt enable masks. The hardware serves the highest priority within the empowered interrupt source. ## 3.4.1 Interrupt Control Bits in Special-Function Registers (SFRs) Most of the interrupt control bits, interrupt flags, and interrupt enable bits are collected in SFRs under a few addresses, as shown in Table 3–1. The SFRs are located in the lower address range and are implemented in byte format. SFRs must be accessed using byte instructions. Table 3–1. Interrupt Control Bits in SFRs | Address | 7 0 | 1 | |---------|--------------------------------|---| | 000Fh | Not yet defined or implemented | b | | 000Eh | Not yet defined or implemented | b | | 000Dh | Not yet defined or implemented | k | | 000Ch | Not yet defined or implemented | k | | 000Bh | Not yet defined or implemented | b | | 000Ah | Not yet defined or implemented | k | | 0009h | Not yet defined or implemented | k | | 0008h | Not yet defined or implemented | b | | 0007h | Not yet defined or implemented | b | | 0006h | Not yet defined or implemented | k | | 0005h | Module enable 2 (ME2.x) | | | 0004h | Module enable 1 (ME1.x) | | | 0003h | Interrupt flag reg. 2 (IFG2.x) | | | 0002h | Interrupt flag reg. 1 (IFG1.x) | | | 0001h | Interrupt enable 2 (IE2.x) | | | 0000h | Interrupt enable 1 (IE1.x) | | The Module Enable bits, Interrupt Enable bits, and Interrupt flags contained in the SFRs are shown in the following tables. Table 3–2. MSP340x41x Interrupt Enable Registers 1 and 2 | <b>Bit Position</b> | Short Form | Initial State† | Comments | |---------------------|------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------| | IE1.0 | WDTIE | Reset | Watchdog Timer enable signal. Inactive if watchdog mode is selected. Active if Watchdog Timer is configured as general-purpose timer. | | IE1.1 | OFIE | Reset | Oscillator fault interrupt enable | | IE1.2 | | Undefined | Not implemented | | IE1.3 | | Undefined | Not implemented | | IE1.4 | NMIIE | Reset | NMI interrupt enable | | IE1.5 | ACCVIE | Reset | Flash access violation enable | | IE1.6 | | Undefined | Not implemented | | IE1.7 | | Undefined | Not implemented | | IE2.0 | | Undefined | Not implemented | | IE2.1 | | Undefined | Not implemented | | IE2.2 | | Undefined | Not implemented | | IE2.3 | | Undefined | Not implemented | | IE2.4 | | Undefined | Not implemented | | IE2.5 | _ | Undefined | Not implemented | | IE2.6 | | Undefined | Not implemented | | IE2.7 | BTIE | Reset | Basic timer interrupt enable signal | <sup>†</sup>The initial state is the logical state after the PUC signal. Table 3–3. MSP430x43x Interrupt Enable Registers 1 and 2 | Bit Position | Short Form | Initial State† | Comments | |--------------|------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------| | IE1.0 | WDTIE | Reset | Watchdog Timer enable signal. Inactive if watchdog mode is selected. Active if Watchdog Timer is configured as general-purpose timer. | | IE1.1 | OFIE | Reset | Oscillator fault interrupt enable | | IE1.2 | | Undefined | Not implemented | | IE1.3 | | Undefined | Not implemented | | IE1.4 | NMIIE | Reset | NMI interrupt enable | | IE1.5 | ACCVIE | Reset | Flash access violation enable | | IE1.6 | URXIE0 | Reset | USART0 receive interrupt enable | | IE1.7 | UTXIE0 | Reset | USART0 transmit interrupt enable | | IE2.0 | | Undefined | Not implemented | | IE2.1 | | Undefined | Not implemented | | IE2.2 | | Undefined | Not implemented | | IE2.3 | | Undefined | Not implemented | | IE2.4 | | Undefined | Not implemented | | IE2.5 | | Undefined | Not implemented | | IE2.6 | | Undefined | Not implemented | | IE2.7 | BTIE | Reset | Basic timer interrupt enable signal | <sup>†</sup>The initial state is the logical state after the PUC signal. Table 3-4. MSP430x44x Interrupt Enable Registers 1 and 2 | Bit Position | Short Form | Initial State† | Comments | |--------------|------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------| | IE1.0 | WDTIE | Reset | Watchdog Timer enable signal. Inactive if watchdog mode is selected. Active if Watchdog Timer is configured as general-purpose timer. | | IE1.1 | OFIE | Reset | Oscillator fault interrupt enable | | IE1.2 | | Undefined | Not implemented | | IE1.3 | | Undefined | Not implemented | | IE1.4 | NMIIE | Reset | NMI interrupt enable | | IE1.5 | ACCVIE | Reset | Flash access violation enable | | IE1.6 | URXIE0 | Reset | USART0 receive interrupt enable | | IE1.7 | UTXIE0 | Reset | USART0 transmit interrupt enable | | IE2.0 | | Undefined | Not implemented | | IE2.1 | | Undefined | Not implemented | | IE2.2 | | Undefined | Not implemented | | IE2.3 | | Undefined | Not implemented | | IE2.4 | URXIE1 | Reset | USART1 receive interrupt enable | | IE2.5 | UTXIE1 | Reset | USART1 transmit interrupt enable | | IE2.6 | | Undefined | Not implemented | | IE2.7 | BTIE | Reset | Basic timer interrupt enable signal | <sup>&</sup>lt;sup>†</sup>The initial state is the logical state after the PUC signal. Table 3–5. MSP430x41x Interupt Flag Registers 1 and 2 | Bit Position | Short Form | Initial State | Comments | |--------------|------------|---------------|------------------------------------------------------------------------------------------------------------| | IFG1.0 | WDTIFG | Set | Set on Watchdog Timer overflow in watchdog mode or security key violation. | | | | Or reset | Reset with VCC power-up, or a reset condition at the $\overline{\mbox{RST}/\mbox{NMI}}$ pin in reset mode. | | IFG1.1 | OFIFG | Set | Flag set on oscillator fault | | IFG1.2 | | Undefined | Not implemented | | IFG1.3 | | Undefined | Not implemented | | IFG1.4 | NMIIFG | Reset | Set through the RST/NMI pin | | IFG1.5 | | Undefined | Not implemented | | IFG1.6 | | Undefined | Not implemented | | IFG1.7 | | Undefined | Not implemented | | IFG2.0 | | Undefined | Not implemented | | IFG2.1 | | Undefined | Not implemented | | IFG2.2 | | Undefined | Not implemented | | IFG2.3 | | Undefined | Not implemented | | IFG2.4 | | Undefined | Not implemented | | IFG2.5 | | Undefined | Not implemented | | IFG2.6 | | Undefined | Not implemented | | IFG2.7 | BTIFG | Unchanged | Basic timer flag | Table 3–6. MSP430x43x Interrupt Flag Registers 1 and 2 | Bit Position | Short Form | Initial State | Comments | | |--------------|------------|---------------|------------------------------------------------------------------------------------------------------------|--| | IFG1.0 | WDTIFG | Set | Set on Watchdog Timer overflow in watchdog mode or security key violation. | | | | | Or reset | Reset with VCC power-up, or a reset condition at the $\overline{\mbox{RST}/\mbox{NMI}}$ pin in reset mode. | | | IFG1.1 | OFIFG | Set | Flag set on oscillator fault | | | IFG1.2 | | Undefined | Not implemented | | | IFG1.3 | | Undefined | Not implemented | | | IFG1.4 | NMIIFG | Reset | Set through the RST/NMI pin | | | IFG1.5 | | Undefined | Not implemented | | | IFG1.6 | URXIFG0 | Reset | USART0 receive flag | | | IFG1.7 | UTXIFG0 | Set | USART0 transmit flag | | | IFG2.0 | | Undefined | Not implemented | | | IFG2.1 | | Undefined | Not implemented | | | IFG2.2 | | Undefined | Not implemented | | | IFG2.3 | | Undefined | Not implemented | | | IFG2.4 | | Undefined | Not implemented | | | IFG2.5 | | Undefined | Not implemented | | | IFG2.6 | | Undefined | Not implemented | | | IFG2.7 | BTIFG | Unchanged | Basic timer flag | | Table 3–7. MSP430x44x Interrupt Flag Registers 1 and 2 | Bit Position | Short Form | Initial State | Comments | | |--------------|------------|---------------|------------------------------------------------------------------------------------------------------------|--| | IFG1.0 | WDTIFG | Set | Set on Watchdog Timer overflow in watchdog mode or security key violation. | | | | | Or reset | Reset with VCC power-up, or a reset condition at the $\overline{\text{RST}}/\text{NMI}$ pin in reset mode. | | | IFG1.1 | OFIFG | Set | Flag set on oscillator fault | | | IFG1.2 | | Undefined | Not implemented | | | IFG1.3 | | Undefined | Not implemented | | | IFG1.4 | NMIIFG | Reset | Set through the RST/NMI pin | | | IFG1.5 | | Undefined | Not implemented | | | IFG1.6 | URXIFG0 | Reset | USART0 receive flag | | | IFG1.7 | UTXIFG0 | Set | USART0 transmit flag | | | IFG2.0 | | Undefined | Not implemented | | | IFG2.1 | | Undefined | Not implemented | | | IFG2.2 | | Undefined | Not implemented | | | IFG2.3 | | Undefined | Not implemented | | | IFG2.4 | URXIFG1 | Reset | USART1 receive flag | | | IFG2.5 | UTXIFG1 | Reset | USART1 transmit flag | | | IFG2.6 | | Undefined | Not implemented | | | IFG2.7 | BTIFG | Unchanged | Basic timer flag | | Table 3–8. MSP430x41x Module Enable Registers 1 and 2 | Bit Position | Short Form | Initial State | Comments | |--------------|------------|---------------|-----------------| | ME1.0 | | Undefined | Not implemented | | ME1.1 | | Undefined | Not implemented | | ME1.2 | | Undefined | Not implemented | | ME1.3 | | Undefined | Not implemented | | ME1.4 | | Undefined | Not implemented | | ME1.5 | | Undefined | Not implemented | | ME1.6 | | Undefined | Not implemented | | ME1.7 | | Undefined | Not implemented | | ME2.0 | | Undefined | Not implemented | | ME2.1 | | Undefined | Not implemented | | ME2.2 | | Undefined | Not implemented | | ME2.3 | | Undefined | Not implemented | | ME2.4 | | Undefined | Not implemented | | ME2.5 | | Undefined | Not implemented | | ME2.6 | | Undefined | Not implemented | | ME2.7 | | Undefined | Not implemented | Table 3–9. MSP430x43x Module Enable Registers 1 and 2 | Bit Position | Short Form | Initial State | Comments | |--------------|-----------------|----------------|--------------------------------------------------------------------| | ME1.0 | | Undefined | Not implemented | | ME1.1 | | Undefined | Not implemented | | ME1.2 | | Undefined | Not implemented | | ME1.3 | | Undefined | Not implemented | | ME1.4 | | Undefined | Not implemented | | ME1.5 | | Undefined | Not implemented | | ME1.6 | URXE0<br>USPIE0 | Reset<br>Reset | USART0 receiver enable (UART mode)<br>USART0 SPI enable (SPI mode) | | ME1.7 | UTXE0 | Reset | USART0 transmit enable (UART mode) | | ME2.0 | | Undefined | Not implemented | | ME2.1 | | Undefined | Not implemented | | ME2.2 | | Undefined | Not implemented | | ME2.3 | | Undefined | Not implemented | | ME2.4 | | Undefined | Not implemented | | ME2.5 | | Undefined | Not implemented | | ME2.6 | | Undefined | Not implemented | | ME2.7 | | Undefined | Not implemented | Table 3–10.MSP430x44x Module Enable Registers 1 and 2 | Bit Position | Short Form | Initial State | Comments | |--------------|-----------------|----------------|-----------------------------------------------------------------| | ME1.0 | | Undefined | Not implemented | | ME1.1 | | Undefined | Not implemented | | ME1.2 | | Undefined | Not implemented | | ME1.3 | | Undefined | Not implemented | | ME1.4 | | Undefined | Not implemented | | ME1.5 | | Undefined | Not implemented | | ME1.6 | URXE0<br>USPIE0 | Reset<br>Reset | USART0 receiver enable (UART mode) USART0 SPI enable (SPI mode) | | ME1.7 | UTXE0 | Reset | USART0 transmit enable (UART mode) | | ME2.0 | | Undefined | Not implemented | | ME2.1 | | Undefined | Not implemented | | ME2.2 | | Undefined | Not implemented | | ME2.3 | | Undefined | Not implemented | | ME2.4 | URXE1<br>USPIE0 | Reset<br>Reset | USART1 receiver enable (UART mode) USART1 SPI enable (SPI mode) | | ME2.5 | UTXE1 | Reset | USART1 transmit enable (UART mode) | | ME2.6 | | Undefined | Not implemented | | ME2.7 | | Undefined | Not implemented | ## 3.4.2 Interrupt Vector Addresses The interrupt vectors and the power-up starting address are located in the address range 0FFFFh – 0FFE0h as described in Table 3–5. The vector contains the 16-bit address of the appropriate interrupt handler. The interrupt vectors for 4xx devices are shown in the following tables. Table 3–11. Interrupt Sources, Flags, and Vectors of 41x Configurations | INTERRUPT SOURCE | INTERRUPT FLAG | SYSTEM INTERRUPT | WORD<br>ADDRESS | PRIORITY | |----------------------------------------------------------|----------------------------------------------------------------------------------|-------------------------------------------------|-----------------|-------------| | Power-up<br>External Reset<br>Watchdog<br>Flash memory | WDTIFG<br>KEYV | Reset | 0FFFEh | 15, highest | | | (see Note 1) | | | | | NMI<br>Oscillator Fault<br>Flash memory access violation | NMIIFG (see Notes 1 and 3) OFIFG (see Notes 1 and 3) ACCVIFG (see Notes 1 and 3) | (Non)maskable<br>(Non)maskable<br>(Non)maskable | 0FFFCh | 14 | | | | | 0FFFAh | 13 | | | | | 0FFF8h | 12 | | Comparator_A | CAIFG | Maskable | 0FFF6h | 11 | | Watchdog Timer | WDTIFG | Maskable | 0FFF4h | 10 | | | | | 0FFF2h | 9 | | | | | 0FFF0h | 8 | | | | | 0FFEEh | 7 | | Timer_A3 | CCIFG0 (see Note 2) | Maskable | 0FFECh | 6 | | Timer_A3 | CCIFG1, CCIFG2,<br>TAIFG (see Notes 1 and 2) | Maskable | 0FFEAh | 5 | | I/O port P1 (eight flags) | P1IFG.0 (see Notes 1 and 2)<br>To<br>P1IFG.7 (see Notes 1 and 2) | Maskable | 0FFE8h | 4 | | | | | 0FFE6h | 3 | | _ | | | 0FFE4h | 2 | | I/O port P2 (eight flags) | P2IFG.0 (see Notes 1 and 2)<br>To<br>P2IFG.7 (see Notes 1 and 2) | Maskable | 0FFE2h | 1 | | Basic Timer1 | BTIFG | Maskable | 0FFE0h | 0, lowest | NOTES: 1. Multiple source flags <sup>2.</sup> Interrupt flags are located in the module. <sup>3. (</sup>Non)maskable: the individual interrupt-enable bit can disable an interrupt event, but the general-interrupt enable can not disable it. Table 3–12. Interrupt Sources, Flags, and Vectors of 43x/44x Configurations | INTERRUPT SOURCE | INTERRUPT FLAG | SYSTEM INTERRUPT | WORD<br>ADDRESS | PRIORITY | |----------------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------|-----------------|-------------| | Power-up<br>External Reset<br>Watchdog<br>Flash memory | WDTIFG<br>KEYV<br>(see Note 4) | Reset | 0FFFEh | 15, highest | | NMI<br>Oscillator Fault<br>Flash memory access violation | NMIIFG (see Notes 4 and 6)<br>OFIFG (see Notes 4 and 6)<br>ACCVIFG (see Notes 4 and 6) | (Non)maskable<br>(Non)maskable<br>(Non)maskable | 0FFFCh | 14 | | Timer_B7 <sup>†</sup> | CCIFG0 (see Note 5) | Maskable | 0FFFAh | 13 | | Timer_B7 <sup>†</sup> | CCIFG1 to CCIFG6<br>TBIFG (see Notes 4 and 5) | Maskable | 0FFF8h | 12 | | Comparator_A | CAIFG | Maskable | 0FFF6h | 11 | | Watchdog Timer | WDTIFG | Maskable | 0FFF4h | 10 | | USART0 receive | URXIFG0 | Maskable | 0FFF2h | 9 | | USART0 transmit | UTXIFG0 | Maskable | 0FFF0h | 8 | | ADC | ADCIFG (see Notes 4 and 5) | Maskable | 0FFEEh | 7 | | Timer_A3 | CCIFG0 (see Note 5) | Maskable | 0FFECh | 6 | | Timer_A3 | CCIFG1, CCIFG2,<br>TAIFG (see Notes 4 and 5) | Maskable | 0FFEAh | 5 | | I/O port P1 (eight flags) | P1IFG.0 (see Notes 4 and 5)<br>To<br>P1IFG.7 (see Notes 4 and 5) | Maskable | 0FFE8h | 4 | | USART1 receive‡ | URXIFG1 | Maskable | 0FFE6h | 3 | | USART1 transmit‡ | UTXIFG1 | Maskable | 0FFE4h | 2 | | I/O port P2 (eight flags) | P2IFG.0 (see Notes 4 and 5)<br>To<br>P2IFG.7 (see Notes 4 and 5) | Maskable | 0FFE2h | 1 | | Basic Timer1 | BTIFG | Maskable | 0FFE0h | 0, lowest | <sup>†&#</sup>x27;43x uses Timer\_B3 with CCIFG0, CCIFG1 to CCIFG2 flags, and TBIFG. '44x uses Timer\_B7 with CCIFG0, CCIFG1 to CCIFG6, and TBIFG - 5. Interrupt flags are located in the module. - 6. (Non)maskable: the individual interrupt-enable bit can disable an interrupt event, but the general-interrupt enable can not disable it. ## 3.4.2.1 External Interrupts All eight bits of ports P1 and P2 are designed for interrupt processing of external events. All individual I/O bits are independently programmable. Any combinations of inputs, outputs, and interrupt conditions are possible. This allows easy adaptation to different I/O configurations. See Chapter 8 for more details on I/O ports. # 3.5 Operating Modes The MSP430 family was developed for ultralow-power applications and uses different levels of operating modes. The MSP430 operating modes, shown in Figure 3-10, give advanced support to various requirements for ultra-low power and ultralow-energy consumption. This support is combined with an <sup>‡</sup>USART1 is implemented in '44x only. NOTES: 4. Multiple source flags intelligent management of operations during the different module and CPU states. An interrupt event wakes the system from each of the various operating modes and the RETI instruction returns operation to the mode that was selected before the interrupt event. The ultralow power system design which uses complementary metal-oxide semiconductor (CMOS) technology, takes into account three different needs: The desire for speed and data throughput despite conflicting needs for ultralow-power Minimization of individual current consumption Limitation of the activity state to the minimum required by the use of low-power modes There are four bits that control the CPU and the system clock generator: CPUOff, OscOff, SCG0, and SCG1. These four bits support discontinuous active mode (AM) requests, to limit the time period of the full operating mode, and are located in the status register. The major advantage of including the operating mode bits in the status register is that the present state of the operating condition is saved onto the stack during an interrupt service request. As long as the stored status register information is not altered, the processor continues (after RETI) with the same operating mode as before the interrupt event. Another program flow may be selected by manipulating the data stored on the stack or the stack pointer. Being able to access the stack and stack pointer with the instruction set allows the program structures to be individually optimized, as illustrated in the following program flow: Enter interrupt routine The interrupt routine is entered and processed if an enabled interrupt awakens the MSP430: - The SR and PC are stored on the stack, with the content present at the interrupt event. - Subsequently, the operation mode control bits OscOff, SCG1, and CPUOff are cleared automatically in the status register. ☐ Return from interrupt Two different modes are available to return from the interrupt service routine and continue the flow of operation: Return with low-power mode bits set. When returning from the interrupt, the program counter points to the next instruction. The instruction pointed to is not executed, since the restored low-power mode stops CPU activity. ■ Return with low-power mode bits reset. When returning from the interrupt, the program continues at the address following the instruction that set the OscOff or CPUOff-bit in the status register. To use this mode, the interrupt service routine must reset the OscOff, CPUOff, SCGO, and SCG1 bits on the stack. Then, when the SR contents are popped from the stack upon RETI, the operating mode will be active mode (AM). The software can configure five operating modes: ☐ Active mode AM; SCG1=0, SCG0=0, OscOff=0, CPUOff=0: CPU clocks are active Low-power mode 0 (LPM0); SCG1=0, SCG0=0, OscOff=0, CPUOff=1: CPU is disabled '41x: ACLK, MCLK, and SMCLK (MCLK=SMCLK) remain active '43x, '44x: ACLK and SMCLK remain active. MCLK is disabled Loop control for MCLK remains active Low-power mode 1 (LPM1); SCG1=0, SCG0=1, OscOff=0, CPUOff=1: CPU is disabled Loop control for MCLK is disabled '41x: ACLK, MCLK and SMCLK (MCLK=SMCLK) remain active '43x, '44x: ACLK and SMCLK remain active. MCLK is disabled Low-power mode 2 (LPM2); SCG1=1, SCG0=0, OscOff=0, CPUOff=1: CPU is disabled MCLK and loop control for MCLK are disabled DCO's dc-generator remains enabled ACLK remains active Low-power mode 3 (LPM3); SCG1=1, SCG0=1, OscOff=0, CPUOff=1: CPU is disabled MCLK and loop control for MCLK are disabled DCO oscillator is disabled DCO's dc-generator is disabled ACLK remains active ☐ Low-power mode 4 (LPM4); SCG1=X, SCG0=X, OscOff=1, CPUOff=1: CPU is disabled ACLK is disabled MCLK and loop control for MCLK are disabled DCO oscillator is disabled DCO's dc-generator is disabled Crystal oscillator is stopped #### Note: Peripheral operation is not halted by CPUOff. Peripherals are controlled by their individual control registers. Table 3–13. Low-Power Mode Logic Chart | | SCG1 | SCG0 | OscOff | CPUOff | |------|------|------|--------|--------| | LPM0 | 0 | 0 | 0 | 1 | | LPM1 | 0 | 1 | 0 | 1 | | LPM2 | 1 | 0 | 0 | 1 | | LPM3 | 1 | 1 | 0 | 1 | | LPM4 | Χ | Х | 1 | 1 | These modes are illustrated in Figure 3-11. Figure 3–11. MSP430x3xx Family Operating Modes Figure 3-12. Typical Current Consumption vs Operating Modes The low-power modes 1–4 enable or disable the CPU and the clocks. In addition to the CPU and clocks, enabling or disabling specific peripherals may further reduce total current consumption of the individual modes. The activity state of each peripheral is controlled by the control registers for the individual peripherals. An example is the enable/disable function of the segment lines of the LCD peripheral: they can be turned on or off using a single register bit in the LCD control and mode register. In addition, the SFRs include module enable bits that may be used to enable or disable the operation of specific peripheral modules (see Table 3–4). ## 3.5.1 Low-Power Modes 0 and 1 (LPM0 and LPM1) Low-power mode 0 or 1 is selected if bit CPUOff in the status register is set. Immediately after the bit is set the CPU stops operation, and the normal operation of the system core stops. The operation of the CPU halts and all internal bus activities stop until an interrupt request or reset occurs. The system clock generator continues operation, and the clock signals MCLK/SMCLK and ACLK stay active depending on the state of the other three status register bits, SCG0, SCG1, and OscOff. The peripherals are enabled or disabled according with their individual control register settings, and with the module enable registers in the SFRs. All I/O port pins and RAM/registers are unchanged. Wake-up is possible through all enabled interrupts. The following are examples of entering and exiting LPM0. The method shown is applicable to all low-power modes. The following example describes entering into low-power mode 0. ;bit is reset during the interrupt service ;routine. Otherwise, the PC retains its ;value and the processor returns to LPMO. ### The following example describes clearing low-power mode 0. ## 3.5.2 Low-Power Modes 2 and 3 (LPM2 and LPM3) Low-power mode 2 or 3 is selected if bits CPUOff and SCG1 in the status register are set. Immediately after the bits are set, CPU, and MCLK operations halt and all internal bus activities stop until an interrupt request or reset occurs. ; stack after the RETI instruction. Peripherals that operate with the MCLK signal are inactive because the clock signal is inactive. Peripherals that operate with the ACLK signal are active or inactive according with the individual control registers and the module enable bits in the SFRs. All I/O port pins and the RAM/registers are unchanged. Wake-up is possible by enabled interrupts coming from active peripherals or RST/NMI. ### 3.5.3 Low-Power Mode 4 (LPM4) In low-power mode 4 all activities cease; only the RAM contents, I/O ports, and registers are maintained. Wake-up is only possible by enabled external interrupts. Before activating LPM4, the software should consider the system conditions during the low-power mode period. The two most important conditions are environmental (that is, temperature effect on the DCO), and the clocked operation conditions. The environment defines whether the value of the frequency integrator should be held or corrected. A correction should be made when ambient conditions are anticipated to change drastically enough to increase or decrease the system frequency while the device is in LPM4. # 3.6 Basic Hints for Low-Power Applications | There are some basic practices to follow when current consumption is a critical part of a system application: | | | | | | |---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------------------------------------------|--|--| | | Switch off analog circuitry when possible. | | | | | | | Switch off the MCLK source for the CPU when not required. Use interrupts to activate the CPU. Program execution starts in less than 6 $\mu s$ . | | | | | | | Select the lowest possible operating frequency for the individual peripheral module. Disable unused peripherals. | | | | | | | Select the weakest off. | drive capabilit | ry if an LCD is used or switch the drive | | | | | Tie all unused inputs the correct terminati | | ble voltage level. The list below defines sed pins. | | | | | Pin | Potential | Comment | | | | | AV <sub>CC</sub> : | $DV_CC$ | | | | | | AV <sub>SS</sub> : | $DV_SS$ | | | | | | P6.0/A0 to P6.7/A7: | open | Switch unused pins to port function and output direction | | | | | V <sub>REF+</sub> : | open | | | | | | Ve <sub>REF+</sub> : | $DV_SS$ | | | | | | V <sub>REF</sub> _/Ve <sub>REF</sub> _: | $DV_SS$ | | | | | | XIN: | $DV_CC$ | If no crystal, resonator, or clock source is used | | | | | XT2IN: | $DV_CC$ | | | | | | XOUT/TCLK: | open | | | | | | XT2OUT: | open | | | | | | Px.0 to Px.7: | open | Unused ports switched to output direction | | | | | R03: | $DV_SS$ | | | | | | R13: | $DV_SS$ | | | | | | R23: | $DV_SS$ | | | | | | R33: | open | | | | | | S0 to S31: | open | Unused ports switched to port function and output direction | | | | | Com0 to Com3: | open | | | | | | RST/NMI: | $DV_CC$ or $V_CC$ | Pullup resistor 100k | | | | | TDO: | open | | | | | | TDI: | open | | | | | | TMS: | open | | | | | | TCK: | open | | | | # **Chapter 4** # **Memory** MSP430 devices are configured as a von-Neumann architecture. It has code memory, data memory, and peripherals in one address space. As a result, the same instructions are used for code, data, or peripheral accesses. Also, code may be executed from RAM. | Topi | C | Page | |------|---------------------------------|------| | 4.1 | Introduction | 4-2 | | 4.2 | Data in the Memory | 4-3 | | 4.3 | Internal ROM Organization | 4-4 | | 4.4 | RAM and Peripheral Organization | 4-5 | ### 4.1 Introduction All of the physically separated memory areas (ROM, RAM, SFRs, and peripheral modules) are mapped into the common address space, as shown in Figure 4–1 for the MSP430 family. The addressable memory space is 64KB. Future expansion is possible. Figure 4-1. Memory Map of Basic Address Space The memory data bus (MDB) is 16- or 8-bits wide. For those modules that can be accessed with word data the width is always 16 bits. For the other modules, the width is 8 bits, and they must be accessed using byte instructions only. The program memory (ROM) and the data memory (RAM) can be accessed with byte or word instructions. Figure 4-2. Memory Data Bus # 4.2 Data in the Memory Bytes are located at even or odd addresses as shown in Figure 4–3. However, words are only located at even addresses. Therefore, when using word instructions, only even addresses may be used. The low byte of a word is always at an even address. The high byte of a word is at the next odd address after the address of the word. For example, if a data word is located at address xxx2h, then the low byte of that data word is located at address xxx2h, and the high byte of that word is located at address xxx3h. Figure 4–3. Bits, Bytes, and Words in a Byte-Organized Memory # 4.3 Internal ROM Organization Various sizes of on-chip memory are available within the 64-kB address space, as shown in Figure 4–4. The common address space is shared with SFRs, peripheral module registers, data, and code memory. The SFRs and peripheral modules are mapped into the address range, starting with 0 and ending with 01FFh. The remaining address space, 0200h to 0FFFFh, is shared by data and code memory. The start address for code memory depends on the amount of memory present. The interrupt vector table is mapped into the the upper 16 words of memory address space, with the highest priority interrupt vector at the highest memory word address (0FFFEh). See the individual data sheets for specific memory maps. Figure 4-4. ROM Organization ## 4.3.1 Processing of Memory Tables The MSP430 architecture allows for the storage and usage of large tables in memory without the need to copy the tables to RAM before using them. This memory accessing of tables allows fast and clear programming in applications where data tables are necessary. This offers the flexible advantages listed below, and saves on memory and RAM requirements. To access these tables, all word and byte instructions can be used. Memory storage of an output programmable logic array (OPLA) for display character conversion The use of as many OPLA terms as needed (no restriction on n terms) MTP (flash) version automatically includes OPLA programmability Computed table accessibility (for example, for a bar graph display) Table-supported program flows ## 4.3.2 Computed Branches and Calls Computed branches and subroutine calls are possible using standard instructions. The call and branch instructions use the same addressing modes as the other instructions. The addressing modes allow indirect-indirect addressing that is ideally suited for computed branches and calls. This programming technique permits a program structure that is different from conventional 8- and 16-bit microcontrollers. Most of the routines can be handled easily by using software status handling instead of flag-type program-flow control. The computed branch and subroutine calls are valid throughout the entire memory space. # 4.4 RAM and Peripheral Organization The entire RAM can be accessed with byte or word instructions using the appropriate instruction suffix. The peripheral modules, however, are located in two different address spaces and must be accessed with the appropriate instruction length. - ☐ The SFRs are byte-oriented and mapped into the address space from 0h up to 0Fh. - Peripheral modules that are byte-oriented are mapped into the address space from 010h up to 0FFh. - Peripheral modules that are word-oriented are mapped into the address space from 100h up to 01FFh. ## 4.4.1 Random Access Memory RAM can be used for both code and data memory. Code accesses are always performed on even byte addresses. The instruction mnemonic suffix defines the data as being word or byte data. #### Example: | ADD.B | &TCDATA,TC | CSUM | <u> </u> | | | ;Byte access | |----------------|------------|------|----------|--------|----------|--------------| | ADDC.B | TCSUM_H | | | | | ;Byte access | | $\mathtt{AD}D$ | R5,SUM_A | ; | = | ADD.W | R5,SUM_A | ;Word access | | ADDC | SUM_B | | ; = | ADDC.W | SUM_A | ;Word access | A word consists of two bytes: a high byte (bit 15 to bit 8), and a low byte (bit 7 to bit 0) as shown in Figure 4–5. It must always align to an even address. Figure 4-5. Byte and Word Operation All operations on the stack and PC are word operations and use even-aligned memory addresses. In the following examples, word-to-word and byte-to-byte operations show the results of the operation and the status bit information. | <b>Example Word-Word Operation</b> | <b>Example Byte-Byte Operation</b> | |------------------------------------|------------------------------------| | R5 = 0F28Eh | R5 = 0223h | | EDE EQU 0212h | EDE EQU 0202h | | Mem(OF28Eh) = OFFFEh | Mem(0223h) = 05Fh | | Mem(0212h) = 00112h | Mem(0202h) = 043h | | ADD @R5,&EDE | ADD.B @R5,&EDE | | Mem(0212h) = 00110h | Mem(0202h) = 0A2h | | C = 1, Z = 0, N = 0 | C = 0, Z = 0, N = 1 | Figure 4–6 shows the register-byte and byte-register operations. Figure 4-6. Register-Byte/Byte-Register Operations The following examples describe the register-byte and byte-register operations. | • | <b>5</b> , . | | | | | |------------------------|--------------|-----------------------------|--------------------------|--|--| | R5 = 0A28Fh | | R5 = 01202h | R5 = 01202h | | | | R6 = 0203h | | R6 = 0223h | R6 = 0223h | | | | Mem(0203h) = 012h | | Mem(0223h) | Mem(0223h) = 05Fh | | | | ADD.B | R5,0(R6) | ADD.B | @R6,R5 | | | | | 08Fh | 05Fh | | | | | | + 012h | + 002h | ;Low byte of R5 | | | | 0A1h | | 00061h | ;->Store into R5 - | | | | | | | ;High byte is 0 | | | | Mem (0203h) = 0A1h | | R5 = 00061h | | | | | C = 0, Z = 0, N = 1 | | C = 0, Z = 0, | N = 0 | | | | (Low byte of register) | | (Addressed | byte) | | | | + (Addressed byte) | | + (Low byte o | + (Low byte of register) | | | | ->(Addressed byte) | | ->(Low byte of zero to High | | | | ## Note: Word-Byte Operations Word-byte or byte-word operations on memory data are not supported. Each register-byte or byte-register is performed as a byte operation. ## 4.4.2 Peripheral Modules—Address Allocation Some peripheral modules are accessible only with byte instructions, while others are accessible only with word instructions. The address space from 0100 to 01FFh is reserved for word modules, and the address space from 00h to 0FFh is reserved for byte modules. Peripheral modules that are mapped into the word address space must be accessed using word instructions (for example, MOV R5,&WDTCTL). Peripheral modules that are mapped into the byte address space must be accessed with byte instructions (MOV.B #1,&TCCTL). The addressing of both is through the absolute addressing mode or the 16-bit working registers using the indexed, indirect, or indirect autoincrement addressing mode. See Figure 4–7 for the RAM/peripheral organization. Figure 4-7. Example of RAM/Peripheral Organization #### 4.4.2.1 Word Modules Word modules are peripherals that are connected to the 16-bit MDB. Word modules can be accessed with word or byte instructions. If byte instructions are used, only even addresses are permissible, and the high byte of the result is always 0. The peripheral file address space is organized into sixteen frames with each frame representing eight words as described in Table 4–1. Table 4–1. Peripheral File Address Map—Word Modules | Address | Description | |-------------|-------------------------------| | 1F0h – 1FFh | Reserved | | 1E0h – 1EFh | Reserved | | 1D0h – 1DFH | Reserved | | 1C0h – 1CFH | Reserved | | 1B0h – 1BFH | Reserved | | 1A0h – 1AFH | ADC12 control and interrupt | | 190h – 19FH | Reserved | | 180h – 18FH | Reserved | | 170h – 17FH | Timer_A | | 160h – 16FH | Timer_A | | 150h – 15FH | ADC12 conversion memory | | 140h – 14FH | ADC12 conversion memory | | 130h – 13FH | Multiplier | | 120h – 12FH | Watchdog Timer, flash control | | 110h – 11FH | Reserved | | 100h – 10FH | Reserved | ## 4.4.2.2 Byte Modules Byte modules are peripherals that are connected to the reduced (eight LSB) MDB. Access to byte modules is always by byte instructions. The hardware in the peripheral byte modules takes the low byte (the LSBs) during a write operation. Byte instructions operate on byte modules without any restrictions. Read access to peripheral byte modules using word instructions results in unpredictable data in the high byte. Word data is written into a byte module by writing the low byte to the appropriate peripheral register and ignoring the high byte. The peripheral file address space is organized into sixteen frames as described in Table 4–2. Table 4–2. Peripheral File Address Map—Byte Modules | Address | Description | |---------------|----------------------------------------------------| | 00F0h – 00FFh | Reserved | | 00E0h - 00EFh | Reserved | | 00D0h - 00DFh | Reserved | | 00C0h - 00CFh | Reserved | | 00B0h - 00BFh | Reserved | | 00A0h – 00AFh | LCD | | 0090h - 009Fh | LCD | | 0080h - 008Fh | ADC12 memory control | | 0070h – 007Fh | USART0 | | 0060h - 006Fh | Reserved | | 0050h – 005Fh | System clock generator, Comparator_A, brownout/SVS | | 0040h - 004Fh | Basic timer, 8-Bit Timer/Counter, Timer/Port | | 0030h - 003Fh | Digital I/O port P5 and P6 control | | 0020h - 002Fh | Digital I/O port P1 and P2 control | | 0010h – 001Fh | Digital I/O port P3 and P4 control | | 0000h – 000Fh | Special function | ## 4.4.3 Peripheral Modules—Special Function Registers (SFRs) The system configuration and the individual reaction of the peripheral modules to the processor operation is configured in the SFRs as described in Table 4–3. The SFRs are located in the lower address range, and are organized by bytes. SFRs must be accessed using byte instructions only. Table 4-3. Special Function Register Address Map | Address | Data Bus | | | |---------|--------------------------------|--|--| | | 7 0 | | | | 000Fh | Not yet defined or implemented | | | | 000Eh | Not yet defined or implemented | | | | 000Dh | Not yet defined or implemented | | | | 000Ch | Not yet defined or implemented | | | | 000Bh | Not yet defined or implemented | | | | 000Ah | Not yet defined or implemented | | | | 0009h | Not yet defined or implemented | | | | 0008h | Not yet defined or implemented | | | | 0007h | Not yet defined or implemented | | | | 0006h | Not yet defined or implemented | | | | 0005h | Module enable 2; ME2.2 | | | | 0004h | Module enable 1; ME1.1 | | | | 0003h | Interrupt flag reg. 2; IFG2.x | | | | 0002h | Interrupt flag reg.1; IFG1.x | | | | 0001h | Interrupt enable 2; IE2.x | | | | 0000h | Interrupt enable 1; IE1.x | | | The system power consumption is influenced by the number of enabled modules and their functions. Disabling a module from the actual operation mode reduces power consumption while other parts of the controller remain fully active (unused pins must be tied appropriately or power consumption will increase; see *Basic Hints for Low Power Applications* in Section 3.6. # Chapter 5 # 16-Bit CPU The MSP430 von-Neumann architecture has RAM, code memory, and peripherals in one address space, both using a single address and data bus. This allows using the same instruction to access either RAM, code memory, or peripherals and also allows code execution from RAM. | Topi | | |------|-------------------------------| | 5.1 | CPU Registers 5-2 | | 5.2 | Addressing Modes 5-6 | | 5.3 | Instruction Set Overview 5-16 | | 5.4 | Instruction Map 5-22 | ## 5.1 CPU Registers Sixteen 16-bit registers (R0, R1, and R4 to R15) are used for data and addresses and are implemented in the CPU. They can address up to 64 Kbytes (code memory, RAM, peripherals, etc.) without any segmentation. The complete CPU-register set is described in Table 5–1. Registers R0, R1, R2, and R3 have dedicated functions, which are described in detail later. Table 5–1. Register by Functions | Program counter (PC) | R0 | | | |--------------------------|-----------|--|--| | Stack pointer (SP) | R1 | | | | Status register (SR) | | | | | Constant generator (CG1) | tor (CG1) | | | | Constant generator (CG2) | R3 | | | | Working register R4 | R4 | | | | Working register R5 | R5 | | | | : | : | | | | : | : | | | | Working register R13 | R13 | | | | Working register R14 | R14 | | | | Working register R15 | R15 | | | # 5.1.1 The Program Counter (PC) The 16-bit program counter points to the next instruction to be executed. Each instruction uses an even number of bytes (two, four, or six), and the program counter is incremented accordingly. Instruction accesses are performed on word boundaries, and the program counter is aligned to even addresses. Figure 5–1 shows the program counter bits. Figure 5–1. Program Counter ## 5.1.2 The System Stack Pointer (SP) The system stack pointer must always be aligned to even addresses because the stack is accessed with word data during an interrupt request service. The system SP is used by the CPU to store the return addresses of subroutine calls and interrupts. It uses a predecrement, postincrement scheme. The advantage of this scheme is that the item on the top of the stack is available. The SP can be used by the user software (PUSH and POP instructions), but the user should remember that the CPU also uses the SP. Figure 5–2 shows the system SP bits. Figure 5–2. System Stack Pointer ## 5.1.2.1 Examples for System SP Addressing (Refer to Figure 5–4) ``` MOV SP,R4 ; SP -> R4 MOV @SP,R5 ; Item I3 (TOS) -> R5 2(SP),R6 ; Item I2 -> R6 MOV MOV R7,0(SP) ; Overwrite TOS with R7 MOV R8,4(SP) ; Modify item I1 PUSH R12 ; Store R12 in address 0xxxh - 6; SP points ; to same address POP R12 ; Restore R12 from address 0xxxh - 6; SP ; points to 0xxxh - 4 MOV ; Item I3 -> R5 (popped from stack); same as @SP+,R5 ; POP instruction ``` Figure 5–3 shows stack usage. Figure 5-3. Stack Usage ## 5.1.2.2 Special Cases—PUSH SP and POP SP The special cases of using the SP as an argument to the PUSH and POP instructions are described below. Figure 5–4. PUSH SP and POP SP The stack pointer is changed after a PUSH SP instruction. The stack pointer is not changed after a PUSH SP, POP SP instruction sequence. The POP SP instruction places SP1 into the stack pointer SP (SP2=SP1). ### After the sequence The stack pointer is two bytes lower than before this sequence. ## 5.1.3 The Status Register (SR) The status register SR contains the following CPU status bits: □ V □ SCG1 □ System clock generator control bit 1 □ SCG0 □ OscOff □ CPUOff □ CPU off bit □ GIE □ General interrupt enable bit N Negative bitZ Zero bitC Carry bit Figure 5-5 shows the SR bits. Figure 5–5. Status Register Bits Table 5–2 describes the status register bits. Table 5-2. Description of Status Register Bits | Bit | Description | | | | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--|--| | V | Overflow bit. Set if the result of an arithmetic operation overflows the signed-variable range. The bit is valid for both data formats, byte and word: | | | | | | ADD(.B), ADDC(.B) | Set when: Positive + Positive = Negative Negative + Negative = Positive, otherwise reset | | | | | SUB(.B), SUBC(.B), CMP(.B) | Set when: Positive – Negative = Negative Negative – Positive = Positive, otherwise reset | | | | SCG1, SCG0 | These bits control four activity states of the system-clock generator and therefore influence the operation of the processor system. | | | | | OscOFF | If set, the crystal oscillator enters off mode: all activities cease; however, the RAM contents, the port, and the registers are maintained. Wake-up is possible only through enabled external interrupts when the GIE bit is set and from the NMI. | | | | | CPU Off | If set, the CPU enters off mode: program execution stops. However, the RAM, the port registers, and especially the enabled peripherals (for example, basic timer, UART, etc.) stay active. Wake-up is possible through all enabled interrupts. | | | | | GIE | If set, all enabled maskable interrupts are handled. If reset, all maskable interrupts are disabled. The GIE bit is cleared by interrupts and restored by the RETI instruction as well as by other appropriate instructions. | | | | | N | Set if the result of an operation is negative. | | | | | | Word operation: Byte operation: | Negative bit is set to the value of bit 15 of the result Negative bit is set to the value of bit 7 of the result | | | | Z | Set if the result of byte or word operation is 0; cleared if the result is not 0. | | | | | С | Set if the result of an operation produced a carry; cleared if no carry occurred. Some instructions modify the carry bit using the inverted zero bits. | | | | ## Note: Status Register Bits V, N, Z, and C The status register bits V, N, Z, and C are modified only with the appropriate instruction. For additional information, see the detailed description of the instruction set in Appendix B. ## 5.1.4 The Constant Generator Registers CG1 and CG2 Commonly-used constants are generated with the constant generator registers R2 and R3, without requiring an additional 16-bit word of program code. The constant used for immediate values is defined by the addressing mode bits (As) as described in Table 5–3. See Section 5.3 for a description of the addressing mode bits (As). Table 5–3. Values of Constant Generators CG1, CG2 | Register | As | Constant | Remarks | |----------|----|----------|-----------------------| | R2 | 00 | | Register mode | | R2 | 01 | (0) | Absolute address mode | | R2 | 10 | 00004h | +4, bit processing | | R2 | 11 | 00008h | +8, bit processing | | R3 | 00 | 00000h | 0, word processing | | R3 | 01 | 00001h | +1 | | R3 | 10 | 00002h | +2, bit processing | | R3 | 11 | 0FFFFh | –1, word processing | The major advantages of this type of constant generation are: - ☐ No special instructions required - ☐ Reduced code memory requirements: no additional word for the six most used constants - ☐ Reduced instruction cycle time: no code memory access to retrieve the constant The assembler uses the constant generator automatically if one of the six constants is used as a source operand in the immediate addressing mode. The status register SR/R2, used as a source or destination register, can be used in the register mode only. The remaining combinations of addressing-mode bits are used to support absolute-address modes and bit processing without any additional code. Registers R2 and R3, used in the constant mode, cannot be addressed explicitly; they act like source-only registers. The RISC instruction set of the MSP430 has only 27 instructions. However, the constant generator allows the MSP430 assembler to support 24 additional, emulated instructions. For example, the single-operand instruction: CLR dst is emulated by the double-operand instruction with the same length: MOV R3,dst or the equivalent MOV #0,dst where #0 is replaced by the assembler, and R3 is used with As = 00, which results in: - One word instruction - No additional control operation or hardware within the CPU - Register-addressing mode for source: no extra-fetch cycle for constants (#0) # 5.2 Addressing Modes All seven addressing modes for the source operand and all four addressing modes for the destination operand can address the complete address space. The bit numbers in Table 5–4 describe the contents of the As and Ad mode bits. See Section 5.3 for a description of the source address As and the destination address Ad bits. Table 5–4. Source/Destination Operand Addressing Modes | As/Ad | Addressing Mode | Syntax | Description | |-------|---------------------------|--------|-----------------------------------------------------------------------------------------------------------------| | 00/0 | Register mode | Rn | Register contents are operand | | 01/1 | Indexed mode | X(Rn) | (Rn + X) points to the operand | | | | | X is stored in the next word | | 01/1 | Symbolic mode | ADDR | (PC + X) points to the operand | | | | | X is stored in the next word.<br>Indexed mode X(PC) is used. | | 01/1 | Absolute mode | &ADDR | The word following the instruction contains the absolute address. | | 10/— | Indirect register mode | @Rn | Rn is used as a pointer to the operand. | | 11/– | Indirect<br>autoincrement | @Rn+ | Rn is used as a pointer to the operand. Rn is incremented afterwards. | | 11/– | Immediate mode | #N | The word following the instruction contains the immediate constant N. Indirect autoincrement mode @PC+ is used. | The seven addressing modes are explained in detail in the following sections. Most of the examples show the same addressing mode for the source and destination, but any valid combination of source and destination addressing modes is possible in an instruction. ### 5.2.1 Register Mode The register mode is described in Table 5–5. Table 5-5. Register Mode Description | Assembler Code | | | Co | ontent of ROM | | |----------------|-------------------|-------|----------------|------------------------|--------------| | MOV R10,R11 | | N | MOV R10,R11 | | | | Leng | th: | One o | or two words | | | | Oper | ation: | Move | the content of | f R10 to R11. R10 is r | ot affected. | | Com | ment: | Valid | for source and | d destination | | | Exam | nple: | MOV | R10,R11 | | | | | Before: | | | After: | | | R10 | 0A023h | | R10 | 0A023h | | | R11 | 0FA15h | 1 | R11 | 0A023h | | | PC | PC <sub>old</sub> | | PC | PC <sub>old</sub> + 2 | | Note: Data in Registers The data in the register can be accessed using word or byte instructions. If byte instructions are used, the high byte is always 0 in the result. The status bits are handled according to the result of the byte instruction. ### 5.2.2 Indexed Mode The indexed mode is described in Table 5-6. Table 5-6. Indexed Mode Description | Assembler Code | Content of ROM | |-----------------|-----------------| | MOV 2(R5),6(R6) | MOV X(R5),Y(R6) | | | X = 2 | | | Y = 6 | Length: Two or three words Operation: Move the contents of the source address (contents of R5 + 2) to the destination address (contents of R6 + 6). The source and destination registers (R5 and R6) are not affected. In indexed mode, the program counter is incremented automatically so that program execution continues with the next instruction. Comment: Valid for source and destination Example: MOV 2(R5),6(R6): | Before: | Address<br>Space | Register | After: | Address<br>Space | | Register | |----------------------------|----------------------------|------------------------------|----------------------------|--------------------------------------|----------|----------| | 0FF16h<br>0FF14h<br>0FF12h | 00006h<br>00002h<br>04596h | R5 01080h<br>R6 0108Ch<br>PC | 0FF16h<br>0FF14h<br>0FF12h | 0xxxxh<br>00006h<br>00002h<br>04596h | PC<br>R: | | | 01094h<br>01092h<br>01090h | Oxxxxh O5555h Oxxxxh | 0108Ch<br>+0006h<br>01092h | 01094h<br>01092h<br>01090h | 0xxxxh<br>01234h<br>0xxxxh | | | | 01084h<br>01082h<br>01080h | Oxxxxh 01234h Oxxxxh | 01080h<br>+0002h<br>01082h | 01084h<br>01082h<br>01080h | 0xxxxh<br>01234h<br>0xxxxh | | | ### 5.2.3 Symbolic Mode The symbolic mode is described in Table 5–7. Table 5–7. Symbolic Mode Description | Assembler Code | Content of ROM | |----------------|-----------------| | MOV EDE,TONI | MOV X(PC),Y(PC) | | | X = EDE - PC | | | Y = TONI - PC | Length: Two or three words Operation: Move the contents of the source address EDE (contents of PC + X) to the destination address TONI (contents of PC + Y). The words after the instruction contain the differences between the PC and the source or destination addresses. The assembler computes and inserts offsets X and Y automatically. With symbolic mode, the program counter (PC) is incremented automatically so that program execution continues with the next instruction. Comment: Valid for source and destination Example: MOV EDE, TONI ;Source address EDE = 0F016h, ;dest. address TONI=01114h | Before: | | | | After: | | | | |---------|---------|----|----------|--------|---------|----|----------| | | Address | | Register | | Address | | Register | | | Space | | | | Space | | | | | | | | | 0xxxxh | PC | | | 0FF16h | 011FEh | | | 0FF16h | 011FEh | | | | 0FF14h | 0F102h | | | 0FF14h | 0F102h | | | | 0FF12h | 04090h | PC | | 0FF12h | 04090h | | | | | | | | | | | | | | | | 0FF14h | | 1 1 | 1 | | | 0F018h | 0xxxxh | | +0F102h | 0F018h | 0xxxxh | | | | 0F016h | 0A123h | | 0F016h | 0F016h | 0A123h | | | | 0F014h | 0xxxxh | | | 0F014h | 0xxxxh | | | | | | | | | | | | | | | | 0FF16h | | 1 1 | 1 | | | 01116h | 0xxxxh | | +011FEh | 01116h | 0xxxxh | | | | 01114h | 01234h | | 01114h | 01114h | 0A123h | | | | 01112h | 0xxxxh | | | 01112h | 0xxxxh | | | | | | | | | | | | ### 5.2.4 Absolute Mode The absolute mode is described in Table 5–8. Table 5-8. Absolute Mode Description 0F018h 0F016h 0F014h 01116h 01114h 01112h 0xxxxh 0A123h 0xxxxh 0xxxxh 01234h 0xxxxh | | Assembl | er Code | Content of ROM | | | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------|------------------------------|----------| | | MOV &ED | E,&TONI | МО | V X(0),Y(0 | ) | | | | | | X = EDE | | | | | | ` | Y = TONI | | | Length: | Two | or three words | | | | | Operation: | Move the contents of the source address EDE to destination address TONI. The words after the instruction contain the absolute address of the source and destinate addresses. With absolute mode, the PC is increment automatically so that program execution continues with next instruction. | | | | | | Comment: | Valid | for source and | destination | | | | Example: | MOV | &EDE,&TONI ;Source address ;EDE = 0F016h, ;dest. address TONI=01114 | | | | | Before: | Address<br>Space | Register | After: | Address<br>Space<br>I 0xxxxh | Register | | 0FF16h | 01114h | | 0FF16h | 01114h | | | 0FF14h | 0F016h | | 0FF14h | 0F016h | | | 0FF12h | 04292h | PC | 0FF12h | 04292h | | | | | | | | | This address mode is mainly for hardware peripheral modules that are located at an absolute, fixed address. These are addressed with absolute mode to ensure software transportability (for example, position-independent code). 0F018h 0F016h 0F014h 01116h 01114h 01112h 0xxxxh 0A123h 0xxxxh 0xxxxh 0A123h 0xxxxh ### 5.2.5 Indirect Mode The indirect mode is described in Table 5–9. Table 5–9. Indirect Mode Description | | Assembler Code | | | Content of ROM | | | | |-------------------------------|---------------------------------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|---------------------------------------------------------|-------------|-------------| | | МО | V @R10, | 0(R11) | ľ | MOV @R | 10,0(R11) | | | Length | : | One or | two words | | | | | | Operation: | | the dest | Move the contents of the source address (contents of R10) to<br>the destination address (contents of R11). The registers are<br>not modified. | | | | | | Comment: | | | lly for source<br>d is 0(Rd). | e operand. | The sub | stitute for | destination | | Examp | ole: | MOV.B | @R10,0(R | 211) | | | | | Before: 0FF16h 0FF14h 0FF12h | Address<br>Space<br>0xxxxh<br>0000h<br>04AEBh<br>0xxxxh | R1<br>PC R1 | $\vdash$ | After: 0FF16h 0FF14h 0FF12h | Address<br>Space<br>Oxxxxh<br>0000h<br>04AEBh<br>Oxxxxh | PC R10 | | | 0FA34h<br>0FA32h<br>0FA30h | 0xxxxh<br>05BC1h<br>0xxxxh | 1 | | 0FA34h<br>0FA32h<br>0FA30h | 0xxxxh<br>05BC1h<br>0xxxxh | 1 | | | 002A8h<br>002A7h<br>002A6h | 0xxh<br>012h<br>0xxh | | | 002A8h<br>002A7h<br>002A6h | 0xxh<br>05Bh<br>0xxh | <u>-</u> | | | | | 1 | | | I | | | ### 5.2.6 Indirect Autoincrement Mode The indirect autoincrement mode is described in Table 5–10. Table 5–10. Indirect Autoincrement Mode Description | | Ass | embler Code | <u> </u> | | Content of | f ROM | | |--------------------------------------|--------------------------------------|------------------------------|-----------------------------------|----------------------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------|--------| | | MOV | @R10+,0(R | 11) | M | OV @R10 | +,0(R11) | | | Length: | ( | One or two v | words | | | | | | Operation: | | he destinati<br>ncremented | on addre<br>by 1 fo<br>er the fet | ess (conte<br>or a byte<br>ch; it poin | nts of R1<br>operation<br>ts to the n | (contents of R10) to<br>1). Register R10 is<br>n, or 2 for a word<br>ext address withou<br>poessing. | s<br>b | | Comme | | /alid only fo<br>perand is 0 | | • | | itute for destinatior INCD Rd. | 1 | | Example | e: N | NOV @R10 | +,0(R11 | _ ) | | | | | Before: | Address<br>Space | R | egister | After: | Address<br>Space | Register | | | 0FF18h<br>0FF16h<br>0FF14h<br>0FF12h | 0xxxxh<br>00000h<br>04ABBh<br>0xxxxh | R10<br>PC R11 | 0FA32h<br>010A8h | 0FF18h<br>0FF16h<br>0FF14h<br>0FF12h | 0xxxxh<br>00000h<br>04ABBh<br>0xxxxh | PC<br>R10 0FA34h<br>R11 010A8h | ] | | 0FA34h<br>0FA32h<br>0FA30h | 0xxxxh<br>05BC1h<br>0xxxxh | -<br>-<br>-<br>- | | 0FA34h<br>0FA32h<br>0FA30h | 0xxxxh<br>05BC1h<br>0xxxxh | | | | 010AAh<br>010A8h<br>010A6h | 0xxxxh<br>01234h<br>0xxxxh | | | 010AAh<br>010A8h<br>010A6h | 0xxxxh<br>05BC1h<br>0xxxxh | | | The autoincrementing of the register contents occurs after the operand is fetched. This is shown in Figure 5–6. Figure 5–6. Operand Fetch Operation ### 5.2.7 Immediate Mode The immediate mode is described in Table 5–11. Table 5-11. Immediate Mode Description | Assembler Code | Content of ROM | | |----------------|----------------|--| | MOV #45h,TONI | MOV @PC+,X(PC) | | | | 45 | | | | X = TONI - PC | | Length: Two or three words It is one word less if a constant of CG1 or CG2 can be used. Operation: Move the immediate constant 45h, which is contained in the word following the instruction, to destination address TONI. When fetching the source, the program counter points to the word following the instruction and moves the contents to the destination. Comment: Valid only for a source operand. Example: MOV #45h, TONI | Before: | Address<br>Space | | Register | After:<br>0FF18h | Address<br>Space<br>0xxxxh | l PC | Register | |---------|------------------|----|----------|------------------|----------------------------|------|----------| | 0FF16h | 01192h | | | 0FF16h | 01192h | | | | 0FF14h | 00045h | | | 0FF14h | 00045h | | | | 0FF12h | 040B0h | PC | | 0FF12h | 040B0h | | | | | | | | | | | | | | | | 0FF16h | | | l | | | 010AAh | 0xxxxh | | +01192h | 010AAh | 0xxxxh | | | | 010A8h | 01234h | | 010A8h | 010A8h | 00045h | | | | 010A6h | 0xxxxh | | | 010A6h | 0xxxxh | | | | | | | | | | ] | | ### 5.2.8 Clock Cycles, Length of Instruction The operating speed of the CPU depends on the instruction format and addressing modes. The number of clock cycles refers to the MCLK. ### 5.2.8.1 Format-I (Double Operand) Instructions Table 5–12 describes the CPU format-I instructions and addressing modes. Table 5–12. Instruction Format I and Addressing Modes | Address Mode | | No. of | Length of | | Example | |--------------|----------|--------|-------------|-----|-------------| | As | Ad | Cycles | Instruction | | | | 00, Rn | 0, Rm | 1 | 1 | MOV | R5,R8 | | | 0, PC | 2 | 1 | BR | R9 | | 00, Rn | 1, x(Rm) | 4 | 2 | ADD | R5,3(R6) | | | 1, EDE | | 2 | XOR | R8,EDE | | | 1, &EDE | | 2 | MOV | R5,&EDE | | 01, x(Rn) | 0, Rm | 3 | 2 | MOV | 2(R5),R7 | | 01, EDE | | | 2 | AND | EDE,R6 | | 01, &EDE | | | 2 | MOV | &EDE,R8 | | 01, x(Rn) | 1, x(Rm) | 6 | 3 | ADD | 3(R4),6(R9) | | 01, EDE | 1, TONI | | 3 | CMP | EDE,TONI | | 01, &EDE | 1, &TONI | | 3 | MOV | 2(R5),&TONI | | | | | 3 | ADD | EDE,&TONI | | 10, @Rn | 0, Rm | 2 | 1 | AND | @R4,R5 | | 10, @Rn | 1, x(Rm) | 5 | 2 | XOR | @R5,8(R6) | | | 1, EDE | | 2 | MOV | @R5,EDE | | | 1, &EDE | | 2 | XOR | @R5,&EDE | | 11, @Rn+ | 0, Rm | 2 | 1 | ADD | @R5+,R6 | | | 0, PC | 3 | 1 | BR | @R9+ | | 11, #N | 0, Rm | 2 | 2 | MOV | #20,R9 | | 1 | 0, PC | 3 | 2 | BR | #2AEh | | 11, @Rn+ | 1, x(Rm) | 5 | 2 | MOV | @R9+,2(R4) | | 11, #N | 1, EDE | | 3 | ADD | #33,EDE | | 11, @Rn+ | 1, &EDE | | 2 | MOV | @R9+,&EDE | | 11, #N | | | 3 | ADD | #33,&EDE | Table 5–13 shows a simple way to determine CPU instruction cycles for Format–I (double operand) instructions. Table 5-13. Execution Cycles for Double Operand Instructions | | Destination A | ddressing Mode | |-------------------------------|----------------|-----------------------------------| | Source Addressing Mode | Rm | x(Rm)<br>Symbolic<br>Absolute (&) | | Rn | 1 <sup>†</sup> | 4 | | @Rn, @Rn+, #N | 2 <sup>†</sup> | 5 | | x(Rn), Symbolic, Absolute (&) | 3 | 6 | <sup>†:</sup> Add one cycle if Rm is the PC EXAMPLE: the instruction $\tt ADD \#500h,16(R5)$ needs 5 cycles for the execution. ### 5.2.8.2 Format-II (Single Operand) Instructions Table 5–13 describes the CPU format II instructions and addressing modes. Table 5–14. Instruction Format-II and Addressing Modes | | No. of | Cycles | | | |----------------------------------|---------------------------|---------------|-------------------------------------|------------------------------------| | Address Mode<br>A(s/d) | RRA<br>RRC<br>SWPB<br>SXT | PUSH/<br>CALL | Length of<br>Instruction<br>(words) | Example | | 00, Rn | 1 | 3/4 | 1 | SWPB R5 | | 01, X(Rn)<br>01, EDE<br>01, &EDE | 4<br>4 | 5<br>5 | 2<br>2 | CALL 2(R7)<br>PUSH EDE<br>SXT &EDE | | 10, @Rn | 3 | 4 | 1 | RRC @R9 | | 11, @Rn+<br>(see Note)<br>11, #N | 3 | 4/5 | 1<br>2 | SWPB @R10+<br>CALL #81H | ### Note: Instruction Format II Immediate Mode Do not use instructions RRA, RRC, SWPB, and SXT with the immediate mode in the destination field. Use of these in the immediate mode will result in an unpredictable program operation. Table 5–15 shows a simple way to determine CPU instruction cycles for Format–II (single operand) instructions. Table 5–15. Execution Cycles for Single Operand Instructions | | | Instruction | | |-------------------------------|---------------------------|-------------|------| | Addressing Mode | SWPB<br>SXT<br>RRA<br>RRC | PUSH | CALL | | Rn | 1 | 3 | 4 | | @Rn | 3 | 4 | 4 | | @Rn+, #N | 3 | 4 | 5 | | x(Rn), Symbolic, Absolute (&) | 4 | 5 | 5 | Example: the instruction PUSH #500h needs 4 cycles for the execution. ### 5.2.8.3 Format-III (Jump) Instructions Format-III instructions are described as follows: Jxx—all instructions need the same number of cycles, independent of whether a jump is taken or not. Clock cycle: Two cycles Length of instruction: One word ### 5.2.8.4 Miscellaneous-Format Instructions Table 5–14 describes miscellaneous-format instructions. Table 5–16. Miscellaneous Instructions or Operations | Activity | Clock Cycle | |-----------------|---------------------------------| | RETI | 5 cycles<br>1 word <sup>†</sup> | | Interrupt | 6 cycles | | WDT reset | 4 cycles | | Reset (RST/NMI) | 4 cycles | <sup>†</sup>Length of instruction ### 5.3 Instruction Set Overview This section gives a short overview of the instruction set. The addressing modes are described in Section 5.2. Instructions are either single or dual operand or jump. The source and destination parts of an instruction are defined by the following fields: | src | The source operand defined by As and S-reg | |-------|----------------------------------------------------------------------------------------| | dst | The destination operand defined by Ad and D-reg | | As | The addressing bits responsible for the addressing mode used for the source (src) | | S-reg | The working register used for the source (src) | | Ad | The addressing bits responsible for the addressing mode used for the destination (dst) | | D-reg | The working register used for the destination (dst) | | B/W | Byte or word operation: 0: word operation 1: byte operation | ### Note: Destination Address Destination addresses are valid anywhere in the memory map. However, when using an instruction that modifies the contents of the destination, the user must ensure the destination address is writeable. For example, a masked-ROM location would be a valid destination address, but the contents are not modifiable, so the results of the instruction would be lost. ### 5.3.1 Double-Operand (Format I) Instructions Figure 5–7 illustrates the double-operand instruction format. Figure 5-7. Double Operand Instruction Format Table 5–15 describes the effects of an instruction on double operand instruction status bits. See section 5.2.8 for information on number of code words and execution cycles per instruction. Table 5-17. Double Operand Instruction Format Results | Mnemonic | S-Reg, D-Reg | Operation | | Stati | us Bit | s | |----------|--------------|----------------------------|---|-------|--------|---| | | | | ٧ | N | Z | С | | MOV | src,dst | src -> dst | - | - | _ | - | | ADD | src,dst | src + dst -> dst | * | * | * | * | | ADDC | src,dst | src + dst + C -> dst | * | * | * | * | | SUB | src,dst | dst + .not.src + 1 -> dst | * | * | * | * | | SUBC | src,dst | dst + .not.src + C -> dst | * | * | * | * | | CMP | src,dst | dst – src | * | * | * | * | | DADD | src,dst | src + dst + C -> dst (dec) | * | * | * | * | | AND | src,dst | src .and. dst -> dst | 0 | * | * | * | | BIT | src,dst | src .and. dst | 0 | * | * | * | | BIC | src,dst | .not.src .and. dst -> dst | _ | _ | _ | _ | | BIS | src,dst | src .or. dst -> dst | _ | _ | _ | _ | | XOR | src,dst | src .xor. dst -> dst | * | * | * | * | - \* The status bit is affected - The status bit is not affected - 0 The status bit is cleared - 1 The status bit is set ### Note: Instructions CMP and SUB The instructions CMP and SUB are identical except for the storage of the result. The same is true for the BIT and AND instructions. ### 5.3.2 Single-Operand (Format II) Instructions Figure 5–8 illustrates the single-operand instruction format. See section 5.2.8 for information on number of code words and execution cycles per instruction. Figure 5-8. Single Operand Instruction Format Table 5–16 describes the effects of an instruction on the single operand instruction status bits. Table 5–18. Single Operand Instruction Format Results | Mnemonic | S-Reg, D-Reg | D-Reg Operation | | Stat | us Bit | s | |----------|--------------|---------------------------|---|------|--------|---| | | | | ٧ | N | Z | С | | RRC | dst | C -> MSB ->LSB -> C | * | * | * | * | | RRA | dst | MSB -> MSB ->LSB -> C | 0 | * | * | * | | PUSH | src | SP – 2 –> SP, src –> @ SP | _ | _ | _ | _ | | SWPB | dst | swap bytes | _ | _ | _ | _ | | CALL | dst | SP – 2 –> SP | _ | _ | _ | _ | | | | PC+2 -> stack, dst -> PC | | | | | | RETI | | TOS -> SR, SP <- SP + 2 | Х | Х | Х | Х | | | | TOS -> PC, SP <- SP + 2 | | | | | | SXT | dst | Bit 7 -> Bit 8Bit 15 | 0 | * | * | * | <sup>\*</sup> The status bit is affected All addressing modes are possible for the CALL instruction. If the symbolic mode (ADDRESS), the immediate mode (#N), the absolute mode (&EDE) or the indexed mode X (RN) is used, the word that follows contains the address information. The status bit is not affected <sup>0</sup> The status bit is cleared <sup>1</sup> The status bit is set ### 5.3.3 Conditional Jumps Conditional jumps support program branching relative to the program counter. The possible jump range is from -511 to +512 words relative to the program counter state of the jump instruction. The 10-bit program-counter offset value is treated as a signed 10-bit value that is doubled and added to the program counter. None of the jump instructions affect the status bits. The instruction code fetch and the program counter increment technique end with the formula: $$PC_{new} = PC_{old} + 2 + PC_{offset} \times 2$$ Figure 5–9 shows the conditional-jump instruction format. Figure 5-9. Conditional-Jump Instruction Format Table 5–17 describes these conditional-jump instructions. Table 5-19. Conditional-Jump Instructions | Mnemonic | S-Reg, D-Reg | Operation | |----------|--------------|--------------------------------------| | | | | | JEQ/JZ | Label | Jump to label if zero bit is set | | JNE/JNZ | Label | Jump to label if zero bit is reset | | JC | Label | Jump to label if carry bit is set | | JNC | Label | Jump to label if carry bit is reset | | JN | Label | Jump to label if negative bit is set | | JGE | Label | Jump to label if (N .XOR. V) = 0 | | JL | Label | Jump to label if (N .XOR. V) = 1 | | JMP | Label | Jump to label unconditionally | ### 5.3.4 Short Form of Emulated Instructions The basic instruction set, together with the register implementations of the program counter, stack pointer, status register, and constant generator, form the emulated instruction set; these make up the popular instruction set. The status bits are set according to the result of the execution of the basic instruction that replaces the emulated instruction. Table 5–18 describes these instructions. Table 5-20. Emulated Instructions | Mnemonic | | Description | | us Bit | s | | Emulation | | |--------------|----------|----------------------------------|---|--------|---|---|-----------|------------| | | | | V | Ν | Z | С | | | | Arlthmetic I | nstruc | tions | | | | | | | | ADC[.W] | dst | Add carry to destination | * | * | * | * | ADDC | #0,dst | | ADC.B | dst | Add carry to destination | * | * | * | * | ADDC.B | #0,dst | | DADC[.W] | dst | Add carry decimal to destination | * | * | * | * | DADD | #0,dst | | DADC.B | dst | Add carry decimal to destination | * | * | * | * | DADD.B | #0,dst | | DEC[.W] | dst | Decrement destination | * | * | * | * | SUB | #1,dst | | DEC.B | dst | Decrement destination | * | * | * | * | SUB.B | #1,dst | | DECD[.W] | dst | Double-decrement destination | * | * | * | * | SUB | #2,dst | | DECD.B | dst | Double-decrement destination | * | * | * | * | SUB.B | #2,dst | | INC[.W] | dst | Increment destination | * | * | * | * | ADD | #1,dst | | INC.B | dst | Increment destination | * | * | * | * | ADD.B | #1,dst | | INCD[.W] | dst | Increment destination | * | * | * | * | ADD | #2,dst | | INCD.B | dst | Increment destination | * | * | * | * | ADD.B | #2,dst | | SBC[.W] | dst | Subtract carry from destination | * | * | * | * | SUBC | #0,dst | | SBC.B | dst | Subtract carry from destination | * | * | * | * | SUBC.B | #0,dst | | Logical Inst | ruction | าร | | | | | | | | INV[.W] | dst | Invert destination | * | * | * | * | XOR | #0FFFFh,ds | | INV.B | dst | Invert destination | * | * | * | * | XOR.B | #-1,dst | | RLA[.W] | dst | Rotate left arithmetically | * | * | * | * | ADD | dst,dst | | RLA.B | dst | Rotate left arithmetically | * | * | * | * | ADD.B | dst,dst | | RLC[.W] | dst | Rotate left through carry | * | * | * | * | ADDC | dst,dst | | RLC.B | dst | Rotate left through carry | * | * | * | * | ADDC.B | dst,dst | | Data Instruc | ctions ( | (common use) | | | | | | | | CLR[.W] | | Clear destination | - | _ | _ | - | MOV | #0,dst | | CLR.B | | Clear destination | _ | _ | _ | - | MOV.B | #0,dst | | CLRC | | Clear carry bit | - | - | - | 0 | BIC | #1,SR | | CLRN | | Clear negative bit | _ | 0 | _ | - | BIC | #4,SR | | CLRZ | | Clear zero bit | _ | _ | 0 | - | BIC | #2,SR | | POP | dst | Item from stack | _ | _ | _ | - | MOV | @SP+,dst | | SETC | | Set carry bit | _ | _ | _ | 1 | BIS | #1,SR | | SETN | | Set negative bit | _ | 1 | _ | _ | BIS | #4,SR | | SETZ | | Set zero bit | _ | _ | 1 | _ | BIS | #2,SR | | | | | | | | | | | Table 5–18. Emulated Instructions (Continued) | Mnemonic | | Description | State | Status Bits | | | | 1 | |--------------|---------|------------------------|-------|-------------|---|---|-------|---------| | | | | V | N | Z | С | | | | Data Instruc | | | | | | | | | | TST[.W] | dst | Test destination | 0 | * | * | * | CMP | #0,dst | | TST.B | dst | Test destination | 0 | * | * | * | CMP.B | #0,dst | | Program Flo | ow Inst | ructions | | | | | | | | BR | dst | Branch to | _ | _ | _ | _ | MOV | dst,PC | | DINT | | Disable interrupt | _ | _ | _ | _ | BIC | #8,SR | | EINT | | Enable interrupt | _ | _ | _ | _ | BIS | #8,SR | | NOP | | No operation | _ | _ | _ | _ | MOV | #0h,#0h | | RET | | Return from subroutine | _ | _ | _ | _ | MOV | @SP+,PC | ### 5.3.5 Miscellaneous Instructions without operands, such as CPUOff, are not provided. Their functions are switched on or off by setting or clearing the function bits in the status register or the appropriate I/O register. Other functions are emulated using dual operand instructions. ### Some examples are as follows: ``` BIS #28h,SR ; Enter OscOff mode ; + Enable general interrupt (GIE) BIS #18h,SR ; Enter CPUOff mode ; + Enable general interrupt (GIE) BIC #P1DIR0,&P1DIR ; Switch port P1.0 to input direction ``` ### 5.4 Instruction Map The instruction map in Figure 5–10 shows the encoding of the instructions. There is room for more instructions, if needed. See section 5.2.8 for information on number of code words and execution cycles per instruction. Figure 5–10. Core Instruction Map | Ox | | 000 | 040 | 080 | 0C0 | 100 | 140 | 180 | 1C0 | 200 | 240 | 280 | 2C0 | 300 | 340 | 380 | 3C0 | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------|-------|------|-----|-----|-------|-----|----------|----------|----------|------|-----|------|-----|-----|-----|-----| | OBX | 1 | | | | | | | | | | | | | | | | | | | OCX 10x RRC RRCB SWPB RRA RRAB SXT PUSH. PUSH.B CALL RETI Feb. 14x 18x 10x | 1 | | | | | | | | | | | | | | | | | | | 18x | 1 | | | | | | | | | | | | | = | | | | | | 18x | 1 | | | | | | | | | | | | nat | | | | | | | 18x | 1 | RRC | RRC.B | SWPB | | RRA | RRA.B | SXT | | PUSH | PUSH.B | CALL | | RETI | | | | or. | | 1Cx 20x 3NE/JNZ 24x 3EQ/JZ 28x 3NC 30x 30x 34x 3GE 38x 3Cx 4xxx 5xxx 6xxx ADDC, ADDC, B 5xxx 6xxx 5xxx | 1 | | | | | | | | | | | | | | | | | " | | Discription | 1 | | | | | | | | | | | | | | | | | | | DEQUIZ D | | | | | | | | | <u> </u> | <u> </u> | | | | | | | | | | Substituting Subs | 1 | | | | | | | | | | | | | | | | | | | C | 1 | | | | | | | | | | | | | | | | | | | 34x 35c 34x 35c | 1 | | | | | | | | | | | | | | | | | ≣ | | 34x 35c 34x 35c | 1 | | | | | | | | | | | | | | | | | ma | | 34x 35c 34x 35c | 1 | | | | | | | | | | | | | | | | | ˈi̞ | | SCx | 1 | | | | | | | | | | | | | | | | | - | | MOV, MOV.B ADD, ADD.B ADDC, ADDC.B ADDC, ADDC.B ADDC.B ADDC, SUBC.B ADDC, SUBC.B ADDC, SUBC.B ADDC, ADDC.B ADDC, ADDC.B ADDC, ADDC.B ADDC, ADDC.B ADDC, ADDC.B AXXX AXXX ADADD, ADDD.B AXXX BIT, BIT.B AXXX BIC, BIC.B ADDC.B ADDC.B AXXX BIC, BIC.B ADDC.B ADDC.B AXXX BIC, BIC.B ADDC.B ADD | 1 | | | | | | | | | | | | | | | | | | | SXXX | | | | | | | | | | 10\/ D | | | | | | | | | | ADDC, ADDC.B SUBC, SUBC.B S | | | | | | | | | | | | | | | | | | | | 7xxx SUBC, SUBC.B 8xxx SUB, SUB.B 9xxx CMP, CMP.B Axxx DADD, DADD.B Bxxx BIT, BIT.B Cxxx BIC, BIC.B Dxxx BIS, BIS.B Exxx XOR, XOR.B | 1 | | | | | | | | | | D | | | | | | | | | 8xxx SUB, SUB, B 9xxx CMP, CMP, B Axxx DADD, DADD, B Bxxx BIT, BIT, B Cxxx BIC, BIC, B Dxxx BIS, BIS, B Exxx XOR, XOR, B | 1 | | | | | | | | | | | | | | | | | | | 9xxx | | | | | | | | | | | <u> </u> | | | | | | | _ | | Bxxx BIT, BIT.B Cxxx BIC, BIC.B Dxxx BIS, BIS.B Exxx XOR, XOR.B | | | | | | | | | | | | | | | | | | ıat | | Bxxx BIT, BIT.B Cxxx BIC, BIC.B Dxxx BIS, BIS.B Exxx XOR, XOR.B | 1 | | | | | | | | | | ori | | | | | | | | | Cxxx BIC, BIC.B Dxxx BIS, BIS.B Exxx XOR, XOR.B | | | | | | | | | | | 正 | | | | | | | | | Dxxx BIS, BIS.B Exxx XOR, XOR.B | 1 | | | | | | | | | | | | | | | | | | | Exxx XOR, XOR.B | 1 | 5.0; 5.0.0 | | | | | | | | | | | | | | | | | | | 1 | 2.0, 2.0.2 | | | | | | | | | | | | | | | | | | | Fxxx | | | | | | | | | | | | | | | | | | # **Chapter 6** # **Hardware Multiplier** The hardware multiplier is a 16-bit peripheral module. It is not integrated into the CPU. Therefore, it requires no special instructions and operates independent of the CPU. To use the hardware multiplier, the operands are loaded into registers and the results are available the next instruction—no extra cycles are required for a multiplication. | Topic | | Page | |-------|-------------------------------------------|------| | 6.1 | Hardware Multiplier Module Support | 6-2 | | 6.2 | Hardware Multiplier Operation | 6-3 | | 6.3 | Hardware Multiplier Registers | 6-7 | | 6.4 | Hardware Multiplier Special Function Bits | 6-8 | | 6.5 | Hardware Multiplier Software Restrictions | 6-8 | ### 6.1 Hardware Multiplier Module Support The hardware multiplier module expands the capabilities of the MSP430 family without changing the basic architecture. Multiplication is possible for: ☐ 16×16 bits □ 8×8 bits The hardware multiplier module supports four types of multiplication: unsigned multiplication (MPY), signed multiplication (MPYS), unsigned multiplication with accumulation (MAC), and signed multiplication with accumulation (MACS). Figure 6–1 shows how the hardware multiplier module interfaces with the bus system to support multiplication operations. Figure 6–1. Connection of the Hardware Multiplier Module to the Bus System ### 6.2 Hardware Multiplier Operation The hardware multiplier has two 16-bit registers for both operands and three registers to store the results of the multiplication. The multiplication is executed correctly when the first operand is written to the operand register OP1 prior to writing the second operand to OP2. Writing the first operand to the applicable register selects the type of multiplication. Writing the second operand to OP2 starts the multiplication. Multiplication is completed before the result registers are accessed using the indexed address mode for the source operand. When indirect or indirect autoincrement address modes are used, another instruction is needed between the writing of the second operand and accessing the result registers. Both operands, OP1 and OP2, utilize all seven address mode capabilities. No instruction is necessary for the multiplication; as a result, the real-time operation does not require additional clock cycles and the interrupt latency is unchanged. The multiplier architecture is illustrated in Figure 6–2. Figure 6–2. Block Diagram of the MSP430 16×16-Bit Hardware Multiplier The sum extension register contents differ, depending on the operation and on the results of the operation. Table 6–1. Sum Extension Register Contents | Register | MPY | MF | PYS | М | AC | MACS, see Notes | | | |----------|-------|-------|--------|------------------------|----------------------|----------------------|----------------------|--| | Operand1 | х | + - | + + | (OP1×OP2 +<br>• ACC) ≤ | (OP1×OP2 +<br>ACC) > | (OP1×OP2 +<br>ACC) > | (OP1×OP2 +<br>ACC) ≤ | | | Operand2 | х | + - | | 0FFFFFFFh | OFFFFFFFh | 07FFFFFFFh | 07FFFFFFFh | | | SumExt | 0000h | 0000h | 0FFFFh | 0000h | 0001h | 0FFFFh | 0000h | | Note: The following two overflow conditions may occur when using the MACS function and should be handled by software or avoided - 1) The result of a MACS operation is positive and larger than 07FFF FFFFh. In this case, the SumExt register contains 0FFFFh and the ACC register contains a negative number (8000 0000h .... 0FFFF FFFFh). - 2) The result of a MACS operation is negative and less than or equal to 07FFF FFFh. In this case, the SumExt register contains 0000h and the ACC register contains a positive number (0000 0000h ... 07FFF FFFFh). ### 6.2.1 Multiply Unsigned, $16\times16$ bit, $16\times8$ bit, $8\times16$ bit, $8\times8$ bit The following is an example of unsigned multiplication: ``` ; 16x16 Unsigned Multiply MOV #01234h, &MPY ; Load first operand into ; appropriate register MOV #05678h,&OP2 ; Load 2nd operand ; Result is now available ; 8x8 Unsigned Multiply MOV.B #012h,&MPY ; Load first operand into ; appropriate register MOV.B #034h,&OP2 ; Load 2nd operand ; Result is now available ``` ### 6.2.2 Multiply Signed, $16\times16$ bit, $16\times8$ bit, $8\times16$ bit, $8\times8$ bit The following is an example of signed multiplication: ``` ; 16x16 Signed Multiply VOM #01234h,&MPYS ; Load first operand into ; appropriate register MOV #05678h,&OP2 ; Load 2nd operand ; Result is now available ; 8x8 Signed Multiply MOV.B #012h,&MPYS ; Load first operand into ; appropriate register SXT &MPYS ; Sign extend first operand MOV.B #034h,&OP2 ; Load 2nd operand ; Sign extend 2nd operand SXT &OP2 ; (triggers 2nd multiplication) ; Result is now available ``` ### 6.2.3 Multiply Unsigned and Accumulate, 16×16 bit, 16×8 bit, 8×16 bit, 8×8 bit The following is an example of unsigned multiply and accumulate: ``` ; 16x16 Unsigned Multiply and Accumulate MOV #01234h,&MAC ; Load first operand into ; appropriate register #05678h,&OP2 VOM ; Load 2nd operand ; Result is now available ; 8x8 Unsigned Multiply and Accumulate MOV.B #012h,&MAC ; Load first operand into ; appropriate register MOV.B #034h,&OP2 ; Load 2nd operand ; Result is now available ``` ### 6.2.4 Multiply Signed and Accumulate, 16x16bit, 16x8bit, 8x16bit, 8x8bit The following is an example of signed multiply and accumulate: ``` ; 16x16 Signed Multiply and Accumulate MOV #01234h, &MACS ; Load first operand into ; appropriate register ; Load 2nd operand MOV #05678h,&OP2 ; Result is now available ; 8x8 Signed Multiply and Accumulate MOV.B #012h,&MPYS ; Load first operand into ; appropriate register SXT &MPYS ; Sign extend first operand MOV.B #034h,R5 ; Temporary location for 2nd ; operand SXT &OP2 ; Sign extend 2nd operand MOV R5,&OP2 ; Load signed-extended 2nd ; operand (16-bit value) ; Result is now available ``` ### 6.3 Hardware Multiplier Registers Hardware multiplier registers are word structured, but can be accessed using word or byte processing instructions. Table 6–2 describes the hardware multiplier registers. Table 6-2. Hardware Multiplier Registers | Register | Short Form | Register Type | Address | Initial State | |---------------------------------------|------------|---------------|---------|---------------| | Multiply Unsigned (Operand1) | MPY | Read/write | 0130h | Unchanged | | Multiply Signed (Operand1) | MPYS | Read/write | 0132h | Unchanged | | Multiply+Accumulate (Operand1) | MAC | Read/write | 0134h | Unchanged | | Multiply Signed+Accumulate (Operand1) | MACS | Read/write | 0136h | Unchanged | | Second Operand | OP2 | Read/write | 0138h | Unchanged | | Result Low Word | ResLo | Read/write | 013Ah | Undefined | | Result High Word | ResHi | Read/write | 013Ch | Undefined | | Sum Extend | SumExt | Read | 013Eh | Undefined | Two registers are implemented for both operands, OP1 and OP2, as shown in Figure 6–3. Operand 1 uses four different addresses to address the same register. The different address information is decoded and defines the type of multiplication operation used. Figure 6-3. Registers of the Hardware Multiplier The multiplication result is located in two word registers: result high (RESHI) and result low (RESLO). The sum extend register (SumExt) holds the result sign of a signed operation or the overflow of the multiply and accumulate (MAC) operation. See Section 6.5.3 for a description of overflow and underflow when using the MACS operations. All registers have the least significant bit (LSB) at bit0 and the most significant bit (MSB) at bit7 (byte data) or bit15 (word data). ### 6.4 Hardware Multiplier Special Function Bits Because the hardware multiplier module completes all multiplication operations quickly, without interrupt intervention, no special function bits are used. ### 6.5 Hardware Multiplier Software Restrictions Two restrictions require attention when the hardware multiplier is used: - ☐ The indirect or indirect autoincrement address mode used to process the result - ☐ The hardware multiplier used in an interrupt routine ### 6.5.1 Hardware Multiplier Software Restrictions—Address Mode The result of the multiplication operation can be accessed in indexed, indirect, or indirect autoincrement mode. The result registers may be accessed without any restrictions if you use the indexed address mode including the symbolic and absolute address modes. However, when you use the indirect and indirect autoincrement address modes to access the result registers, you need at least one instruction between loading the second operand and accessing one of the result registers. ``` EXAMPLE: MULTIPLY OPERAND1 AND OPERAND2 PUSH R5 ; R5 WILL HOLD THE ADDRESS OF MOV #RESLO,R5 ; THE RESLO REGISTER MOV &OPER1, &MPY; LOAD 1ST OPERAND, ; DEFINES ADD. UNSIGNED MULTIPLY VOM &OPER2,&OP2; LOAD 2ND OPERAND AND START ; MULTIPLICATION EXAMPLE TO ADD THE RESULT OF THE HARDWARE MULTIPLICATION TO THE RAM DATA, 64BITS NOP ; MIN. ONE CYCLES BETWEEN MOVING ; THE OPERAND2 TO HW-MULTIPLIER ; AND PROCESSING THE RESULT WITH ; INDIRECT ADDRESS MODE ADD @R5+,&RAM ; ADD LOW RESULT TO RAM ADDC @R5,&RAM+2; ADD HIGH RESULT TO RAM+2 &RAM+4 ; ADD CARRY TO EXTENSION WORD ADC &RAM+6 ADC ; IF 64 BIT LENGTH IS USED R5 POP ``` The previous example shows that the indirect or indirect autoincrement address modes, when used to transfer the result of a multiplication operation to the destination, need more cycles and code than the absolute address mode. There is no need to access the hardware multiplier using the indirect addressing mode. ### 6.5.2 Hardware Multiplier Software Restrictions—Interrupt Routines The entire multiplication routine requires only three steps: - 1) Move operand OP1 to the hardware multiplier; this defines the type of multiplication. - 2) Move operand OP2 to the hardware multiplier; the multiplication starts. - 3) Process the result of the multiplication in the RESLO, RESHI, and SUMEXT registers. The following considerations describe the main routines that use hardware multiplication. If no hardware multiplication is used in the main routine, multiplication in an interrupt routine is protected from further interrupts, because the GIE bit is reset after entering the interrupt service routine. Typically, a multiplication operation that uses the entire data process occurs outside an interrupt routine and the interrupt routines are as short as possible. A multiplication operation in an interrupt routine has some feedback to the multiplication operation in the main routine. ### 6.5.2.1 Interrupt Following an OP1 Transfer The two LSBs of the first operand address define the type of multiplication operation. This information cannot be recovered by any later operation. Therefore an interrupt must not be accepted between the first two steps: move operand OP1 and OP2 to the multiplier. ### 6.5.2.2 Interrupt Following an OP2 Transfer After the first two steps, the multiplication result is in the corresponding registers RESLO, RESHI, and SUMEXT. It can be saved on the stack (using the PUSH instruction) and can be restored after completing another multiplication operation (using the POP instruction). However, this operation takes additional code and cycles in the interrupt routine. You can avoid this, by making an entire multiplication routine uninterruptible, by disabling any interrupt (DINT) before entering the multiplication routine, and by enabling interrupts (EINT) after the multiplication routine is completed. The negative aspect of this method is that the critical interrupt latency is increased drastically for events that occur during this period. ### 6.5.2.3 General Recommendation In general, one should avoid a hardware multiplication operation within an interrupt routine when a hardware multiplication is already used in the main program. (This will depend upon the application-specific software, applied libraries, and other included software.) The methods previously discussed have some negative implications; therefore, the best practice is to keep interrupt routines as short as possible. ### 6.5.3 Hardware Multiplier Software Restrictions—MACS The multiplier does not automatically detect underflow or overflow in the MACS mode. An overflow occurs when the sum of the accumulator register and the result of the signed multiplication exceed the maximum binary range. The binary range of the accumulator for positive numbers is 0 to $2^{31}$ –1 (7FFF FFFFh) and for negative numbers is –1 (0FFFF FFFFh) to $-2^{31}$ (8000 0000h). An overflow occurs when the sum of two negative numbers yields a result that is in the range given above for a positive number. An underflow occurs when the sum of two positive numbers yields a result that is in the range for a negative number. The maximum number of successive MACS instructions without underflow or overflow is limited by the individual application and should be determined using a worst-case calculation. Care should then be exercised to not exceed the maximum number or to handle the conditions accordingly. ## **Chapter 7** # **FLL+ Clock Module** This chapter discusses the FLL+ clock module used in the MSP430x4xx families. The FLL+ clock module in the MSP430x4xx includes a watch-crystal oscillator, a high-frequency crystal (or resonator) oscillator, an RC-type digitally-controlled oscillator (DCO), and a frequency-locked-loop (FLL) to ensure the accuracy of the DCO. The FLL+ is an extended version of the FLL module in the MSP430x3xx family. It supports a larger clock frequency range, and a watch crystal or high-frequency crystal operation of the oscillator and oscillator fault detection. | юрю | e Page | |-----|-----------------------------------------------------------------| | 7.1 | The FLL+ Clock Module | | 7.2 | LFXT1 Oscillator | | 7.3 | Digitally-Controlled Oscillator (DCO) and Frequency-Locked Loop | | 7.4 | Oscillator Fault Detection | | 7.5 | FLL+ Operating Modes | | 7.6 | Buffered Clock Output | | 7.7 | FLL+ Module Control Registers | | | | ### 7.1 The FLL+ Clock Module The frequency-locked loop (FLL+) clock module (shown in Figure 7–1) follows the major design targets of low system cost and low-power consumption. The FLL+operates completely using a 32768-Hz watch crystal. A second asynchronous high-speed clock signal is generated on-chip using a digitally-controlled oscillator (DCO). The DCO frequency is stabilized to a multiple of the watch crystal frequency by dividing the DCO frequency and digitally locking the two frequencies. This technique is known as frequency-locked loop. The FLL+ module supplies the MSP430x4xx family of devices with two ('41x) or three ('43x, '44x) clock signals and an associated software-selectable buffered clock output. | ACLK, a crystal oscillator signal used by peripheral modules. This signal is identical to the frequency of the crystal oscillator input, XIN. ACLK is also known as $f_{\text{crystal}}$ . | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MCLK, the controller's main system clock used by the CPU. MCLK is also known as $f_{\mbox{\scriptsize system}}.$ | | SMCLK is used for peripheral modules. SMCLK is identical to MCLK or XT2 clock ('43x, '44x). | | ACLK/n, buffered output of ACLK, ACLK/2, ACLK/4, or ACLK/8. It is only for external use on a device pin. | <sup>†</sup> The clock source for MCLK is forced to DCOLCK if the selected clock source for MCLK fails. Failing includes the crystal oscillator has not started, or stopped working. Note that if MCLK is automaticaly switched to DCLOCK because of a failure, the SELM bits will NOT change. They will retain their previous setting and should be reset <sup>&</sup>lt;sup>‡</sup>OscOff bit switches off the LFXT1 oscillator only if the oscillator is unused by MCLK (SELM<>3 or CPUOff=1) <sup>§</sup> XT2Off bit switches off the XT2 oscillator only if it is unused by MCLK (SELM<>2 or CPUOff = 1) and SMCLK (SELS=0 or SMCLKOFF=1) The XT2 oscillator is implemented in the MSP430x43x and MSP430x44x devices. The LFxT1CLK signal is used in place of the XT2CLK signal on MSP430x41x devices. ### 7.2 LFXT1 Oscillator The LFXT1 oscillator starts operating on a valid PUC condition. A valid PUC condition resets the OscOff bit in the status register, which enables the low-frequency oscillator of LFXT1. Software can disable LFXT1 by setting OscOff, if this signal does not source SMCLK or MCLK. The design of the LFXT1 oscillator (shown in Figure 7–2) supports the low-current consumption feature and the use of a 32,768-Hz watch crystal when in LF mode (XTS\_FLL=0). A watch crystal connects to the clock module via two terminals without any other external components. Components necessary to stabilize the clock operation have been integrated into the MSP430. The design of the LFXT1 oscillator also supports high-speed crystals or resonators when in HF mode (XTS\_FLL=1). The crystal or resonator connects to the terminals and normally requires additional external capacitors on both terminals. These capacitors (minus the internal ones) should be sized according to crystal or resonator specifications. ### Note: Effective Load Capacitance Crystal manufactures typically define the effective load capacitance in the crystal's data sheet. Electrically, the capacitors are connected serially on pins XIN and XOUT and the effective load capacitance is then: $C(eff) = \{C(XIN) \times C(XOUT)\}/\{C(XIN) + C(XOUT)\}$ . So, an effective load capacitance of 12 pF specified by the crystal's data sheet requires 24 pF (22 pF + 2 pF parasitic capacitance) at each pin XIN and XOUT. Figure 7–2. Principle of LFXT1 Oscillator ### 7.3 Digitally-Controlled Oscillator (DCO) and Frequency-Locked Loop The DCO is an integrated RC-type oscillator in the MSP430x4xx FLL+ clock module. The DCO generates a clock signal called $f_{(DCOCLK)}$ . This signal is used by the MSP430x4xx CPU (MCLK) and is available to on-chip peripherals (SMCLK). MCLK is set to a multiple of ACLK. The N multiplier is contained in the lowest 7 bits of control register SCFQCTL (SCFQCTL.6 ... SCFQCTL.0). Initially, N is set to 31 on PUC, D is set to 2, DCO+ is reset, resulting in an effective ACLK multiplier of 32 and an MCLK and SMCLK of 1.048576 MHz, assuming that ACLK is 32, 768 Hz. The multiplier (N+1) and D set the frequency of MCLK and SMCLK: DCO+ = 0: $$f_{DCOCLK} = (N + 1) \times f_{ACLK}$$ DCO+ = 1: $f_{COCLK} = D \times (N + 1) \times f_{ACLK}$ MCLK/SMCLK are stabilized using a frequency-locked loop technique. When combined with the DCO, two important benefits result: - Fast start-up. The MSP430x4xx DCO is active in less than 6 μs, which supports extended sleep periods and burst performance. - Digital control signals. The DCO starts at exactly the same setting as when shutoff. Thus a long locking period is not required for normal operation. User software can modify the DCO frequency used for MCLK/SMCLK by changing the multipliers N and D plus DCO+ bit at any time. The exact minimum and maximum frequency for MCLK/SMCLK is specified in the device data sheet. # Figure 7–3. Digitally-Controlled Oscillator rect coquency CLK and SMCLK ### 7.3.1 FLL+Operation As with any RC-type oscillator, frequency varies with temperature and voltage. The FLL+ hardware automatically stabilizes MCLK/SMCLK. The FLL+ compares the ACLK to MCLK/(D×[N+1]) and counts up or down a 10-bit frequency integrator. The MCLK/SMCLK is constantly adjusted to one of 1024 possible settings. The output of the frequency integrator that drives the DCO can be read in SCFI1 and SCFI0. The count is adjusted +1 or –1 with each crystal period (30.5 $\mu s$ using 32,768 Hz). Of the 10-bits from the frequency integrator, 5-bits are used for DCO frequency taps and 5-bits are used for a modulator. The 5-bits for the DCO tap are contained in the SCFI1 (SCFI1.7 . . . SCFI11.3). There are 29 taps implemented in the DCO (TAPS 28, 29, 30, and 31 are equivalent), each being approximately 10% higher than the previous. In most applications, a fraction tap may be required to achieve the programmed MCLK/SMCLK over the full range of system operation (see Figure 7–4). Figure 7-4. Fractional Tap Frequency Required ### 7.3.2 Modulator Operation The modulator overcomes relatively-large tap steps by mixing a DCO tap with the next higher-frequency tap DCO+1. The DCO mixing or hop pattern is controlled with 5-bits; thus there are 32 possible mix patterns (see Figure 7–5). The 5-bits for the modulator are contained in SCFI1 and SCFI0 (SCFI1.2...SCFI1.0, SCFI0.1, and SCFI0.0). Figure 7-5. Modulator Hop Patterns ### 7.3.3 DCO Frequency Range The fundamental-frequency range of the DCO is centered based on f<sub>nominal</sub> approximately equal to 2 MHz using bits FN\_x in SCFIO (see Table 7–1). The range control allows the DCO to operate near the center of the available taps for a given MCLK/SMCLK. The initial MCLK/SMCLK frequency is typically 1 MHz (similar to the FLL in 3xx devices). Table 7–1. The DCO Range Control Bits | FN_8 | FN_4 | FN_3 | FN_2 | f <sub>(DOCLK)</sub> FREQUENCY (MHz)† | | |------|------|------|------|---------------------------------------|--| | 0 | 0 | 0 | 0 | 0.7–6 | | | 0 | 0 | 0 | 1 | 1.4–12 | | | 0 | 0 | 1 | Х | 2.2–17 | | | 0 | 1 | Х | Х | 3.2–25 | | | 1 | Χ | Х | Х | 5–40 | | <sup>†</sup> The user must ensure the resulting MCLK frequency does not violate the operating conditions in the device data sheet. ### 7.3.4 Disabling the FLL+ FLL+ loop control and modulation can be disabled independently. FLL+ loop control can be disabled by setting the SCG0 bit in the status register (SR). In this case, the DCO runs at the previous tap—open loop. Then the MCLK/ SMCLK is not automatically stabilized to $D \times (N+1) \times ACLK$ (DCO+ is set) or $(N+1) \times ACLK$ (DCO+ is reset). The influence of the modulator can be disabled by setting the modulation bit M (SCFQCTL.7). In this case the MCLK/SMCLK is stabilized to $(N+1) \times ACLK$ every 1024 cycles to the nearest 32 DCO taps. ### 7.3.5 MCLK Stability The DCO is absolutely monotonic and the 10-bits of the frequency integrator continuously count up/down by one. The accuracy of MCLK/SMCLK is the same as that of ACLK if the FLL+ is running continuously. The accumulated error in MCLK/SMCLK tends to zero over a long period. The 10-bit FLL+ integrator is automatically adjusted every period of the ACLK. Thus, a positive frequency deviation over one ACLK period is compensated with a negative deviation over the next ACLK period. Variation between MCLK/SMCLK clock periods can be approximately 10% due to the modulator mixing of DCO taps, while the accumulated system clock error over longer time periods is zero. ### 7.4 Oscillator Fault Detection MSP430x4xx devices have a fail-safe mode when the external crystal fails. The crystal fault LFOF (XTS FLL=0), the XT1OF (XTS FLL=1), or the XT2OF indicate when the crystal is not operating. Additionally, if the crystal fails and no ACLK signal is generated, the FLL+ continues to count down to zero in an attempt to lock ACLK and MCLK/(Dx[N+1]). An internal oscillator fault is detected if the DCO tap moves out of the range 0<Ndco<28; that is, an oscillator fault is signaled if the five bits SCFI1.7...SCFI1.3 contain one the values 0, 28, 29, 30, or 31. An oscillator fault (LFOF, XT1OF, XT2OF, or DCOF) sets the oscillator-fault interrupt flag (OFIFG) in the interrupt flag register 1 (IFG1) permanently as long as the fault condition is valid. If the oscillator-fault interrupt-enable bit (OFIE) is set by user software in the interrupt enable register 1 (IE1) and an oscillator fault occurs, a nonmaskable interrupt (NMI) is generated. When the interrupt is granted, the OFIE is reset automatically by hardware; user software must reset OFIFG. The NMI interrupt has three sources. User software must interrogate the OFIFG bit to determine if the NMI was generated by an oscillator fault. The individual fault bits LFOF, XT1OF, XT2OF, and DCOF are used to further identify the oscillator fault conditions. ### Note: MCLK/SMCLK is active even at the lowest DCO tap. The MCLK/SMCLK signal is available for the CPU to execute code and service an NMI. ### 7.5 FLL+ Operating Modes Control bits SCG0, SCG1, OscOff, and CPUOff in the status register configure the MSP430x4xx operating modes as discussed in Chapter 3, *System Resets, Interrupts*, and *Operating Modes*. ### 7.5.1 Starting From Power Up Clear (PUC) On a valid PUC, SCFQCTL = 31, SCFI0 = 40h, SCFI1 = 0h, and SCG0, SCG1, OscOff, and CPUOff in the status register are reset. The FLL+ is fully operational and will adjust the DCO until MCLK/SMCLK = $(31+1) \times$ ACLK. When a 32,768-Hz watch crystal is used for ACLK, MCLK/SMCLK will stabilize to 1.048576 MHz. Because the DCO starts at the lowest tap on PUC, enough time must be allowed for the DCO to settle on the proper tap for normal operation. This is necessary only after PUC, or when SCFIO and SCFI1 are cleared. 32 ACLK cycles are required to get from one tap to another. Twenty-nine taps are implemented, requiring $27 \times 32$ ACLK cycles as the worst case for the DCO to settle on the proper tap (taps 0 and 27 are not counted since OFIFG is set at these taps). During initialization, this time should be left prior to precise MCLK/SMCLK timing. During normal operation, the FLL+ constantly adjusts the DCO, requiring no special considerations. ### 7.5.2 Adjusting the FLL+ Frequency User software can adjust the FLL+ frequency at any time by changing the N multiplier in the SCFQCTL register. Also, bits FN\_2, FN\_3, FN\_4, and FN\_8 are adjusted to the appropriate MCLK frequency range. #### Example, MCLK = $64 \times ACLK = 2097152$ ``` bic #GIE,SR ; Disable interrupts mov.b \#(64-1), &SCFQTL ; MCLK = 64 * ACLK, DCO+=0 mov.b #FN_2,&SCFIO ; DCO centered at 2 MHz bis #GIE,SR ; Enable interrupts Example, MCLK = 200 \times ACLK = 6553600 bic #GIE,SR ; Disable interrupts #SCG0,SR ; Open loop: f(DCOCLK) remains bis ; at present frequency mov.b \#(200/2-1), &SCFQTL; MCLK = 100 * ACLK mov.b #0Fh,&SCFI1 ; Set DCO control and ; modulation control bits ; to the lowest possible mov.b #(D*40h+FN_3),&SCFIO; DCO centered at 6 MHz, ; D=2, MCLK=200 * ACLK bis.b #DCOP,&FLL_CTL0 ; Select f(DCOCLK) for MCLK ; and SMCLK bic #SCG0,SR ; Enable frequency control loop ``` #### 7.5.3 FLL+ Features for Low-Power Applications #GIE,SR bis Three conflicting requirements typically exist in battery-powered MSP430x4xx real-time applications: ; again ; Enable interrupts | Low-frequency clock for energy conservation and time keeping | |---------------------------------------------------------------------------------------| | High-frequency clock for fast reaction to events and fast burst-processing capability | | Clock stability | The MSP430x4xx FLL+ clock system addresses the above conflicting requirements by providing both a low-frequency ACLK with crystal stability and a stable high-frequency MCLK with near instant on-capability. The DCO, available in MSP430x4xx devices for MCLK and SMCLK, is operational in less than 6 $\mu s$ . The choice of a digital frequency-locked loop versus an analog-phase locked loop enables the benefit of fast-start and stability. A phase-locked loop takes hundreds or thousands of clock cycles to start and stabilize. The MSP430x4xx frequency-locked-loop starts immediately at the exact setting prior to shut down. For minimum power consumption, the MSP430x4xx system operates for extended periods in low-power mode 3 (LPM3) with only the ACLK active for timers and low-power peripherals. Interrupts, both from external and internal events, drive the activation of MCLK/SMCLK for the CPU and high-speed peripherals. In the MSP430x4xx, any interrupt stores the SR operating modes on the stack and then clears the SCG1 bit in the SR, automatically starting the DCO and MCLK/SMCLK. After the interrupt handler has completed, the saved SR is popped from the stack with the RETI instruction, restoring the previous operating mode. #### 7.6 Buffered Clock Output The clock buffer shown in Figure 7–6 allows ACLK, ACLK/2, ACLK/4, or ACLK/8 to be output as secondary pin function outputs. The clock buffer is controlled using the FLL\_DIV bits which define the division rate of the ACLK signal. Figure 7–6. Schematic of Clock Buffer #### Example—output ACLK on P1.5: #### 7.7 FLL+ Module Control Registers The FLL+ module is configured using control registers SCFQCTL, SCFIO, SCFI1, CBCTL, and four bits from the CPU status register: SCG1, SCG0, OscOff, and CPUOff. User software can modify these control registers from their default condition at any time. The FLL+ control registers are located in the byte-wide peripheral map and should be accessed with byte (.B) instructions. | Register | Short Form | Register Type | Address | Initial State | |-------------------------------------|------------|---------------|---------|---------------| | System clock control | SCFQCTL | Read/write | 052h | 031h | | System clock frequency integrator 0 | SCFI0 | Read/write | 050h | 040h | | System clock frequency integrator 1 | SCFI1 | Read/write | 051h | 0h | | FLL+ control 0 | FLL+CTL0 | Read/write | 053h | 03h | | FLL+ control 1 | FLL+CTL1 | Read/write | 054h | 0h | #### 7.7.1 MCLK/SMCLK Frequency Control The contents of register SCFQCTL and control bits D (if DCO+=1) in SCFIO control the frequency of DCOCLK, available for MCLK and SMCLK. The contents of register SCFQCTL is shown in Figure 7–7. Figure 7–7. SCFQCTL Register The seven bits indicate a range of 1+1 to 127+1. Any value below 1 results in unpredictable operation. The user should ensure that the value selected does not exceed the maximum system clock MCLK and SMCLK value specified in the device data sheet. $$f_{System} = (x^*2^6 + x^*2^5 + x^*2^4 + x^*2^3 + x^*2^2 + x \cdot ^*2^1 + x \cdot ^*2^0 + 1) \cdot f_{crystal}$$ [DCO+=0] $$f_{System} = D \times (x \cdot 2^6 + x \cdot 2^5 + x \cdot 2^4 + x \cdot 2^3 + x \cdot 2^2 + x \cdot 2^1 + x \cdot 2^0 + 1) \cdot f_{crystal}$$ [DCO+=1] The default value in SCFQCTL is 31 after a PUC signal is active, resulting in a factor of 32 x (DCO+=0). The output of the frequency integrator controls the DCO. This value can be read using the SCFI1 and SCFI0 addresses as shown in Figure 7–8. If the modulation bit M is set, only the DCO taps determine the system frequency. Adjacent DCO taps are not mixed. Note, however, that if the FLL+ remains active (SCG0=0), it will continue to adjust the DCO taps. If an application requires the system frequency to remain constant for a short period of time, both the modulation and the FLL+ should be disabled (M=1, SCG0=1). Figure 7-8. SCFI0 and SCFI1 Registers NOTE: DC0\_Fault indicates that the upper (N<sub>DCO</sub>>0) and lower (N<sub>DCO</sub> = 0) limit of the DCO frequency range is used. FN\_2 to FN\_8: DCO range control bits, see Table 7–1. D: Divides the system frequency f<sub>System</sub> by 1, 2, 4, 8 0: /1 1: /2 2: /4 3: /8 Figure 7-9. FLL+ Control Registers 0 and 1 † Not present on '41x devices Bits 0-3: The DCOF, LFOF, XT1OF, and XT2OF bits are used to signal an oscillator fault. DCOF is used for the DCO, LFOF is used for the LFXT1 oscillator in LF mode, XT1OF is used for the LFXT1 oscillator in HF mode, and XT2OF is used for the XT2 oscillator. The oscillator fault flag, OFIFG, is set if one or more of these fault signals are set. These bits are read only and are set or reset according to the fault condition. 0: No fault condition preset 1: Respective fault condition is preset Note: The XT2OF bit is always read as 0 in MSP430x41x devices because no XT2 oscillator is implemented on those devices. OscCap: The oscillator pins have internal capacitors that can be varied in a small range. The capacitance at the pin can be varied from ~0 pF to ~18 pF. When combined with a typical capacitance value of ~2 pF for the pin and circuit board, the effective crystal load capacitance can be varied from ~1 pF to ~10 pF. - 0: Effective crystal load capacitance is ~1 pF - 1: Effective crystal load capacitance is ~6 pF - 2: Effective crystal load capacitance is ~8 pF - 3: Effective crystal load capacitance is ~10 pF Note: The default value of OscCap is 0, providing an effective crystal load capacitance of ~1 pF. Reliable crystal operation may not be achieved unless the crystal is provided with the proper load capacitance—either by selection of OscCap values or by external capacitors. XTS\_FLL: The LFXT1 oscillator operates with a low frequency crystal (typically 32768 Hz, LF mode) or with a high frequency crystal or resonator (HF mode). 0: LF mode is selected1: HF mode is selected DCO+: The DCO+ bit selects if the DCO output is predivided before sourcing MCLK or SMCLK. The division rate, when used, is selected with the FLL DIV bits. 0: DCO output is not divided 1: DCO output is divided before sourcing MCLK or SMCLK FLL DIV: The FLL\_DIV bits select division rate of the LFXT1 frequency for signal ACLK/n. Signal ACLK/n can be selected to be used at pin P1.5/TACLK/ACLK. 0: n=1, ACLK/n signal is ACLK 1: n=2, ACLK/n signal is ACLK/2 2: n=4, ACLK/n signal is ACLK/4 3: n=8, ACLK/n signal is ACLK/8 SELS selects the clock source signal for peripheral module clock 0: SMCLK = DCOCLK 1: SMCLK = XT2CLK SELM selects the clock source signal for MCLK, used by the CPU 0.1: MCLK = DCOCLK 2: MCLK = XT2CLK 3: MCLK = ACLK (from LFXT1 oscillator) XT2OFF: Switches off the second crystal oscillator XT2. - 0: XT2 oscillator off if it is not used for MCLK (SELM ≠ 2 or CPUOff=1) and if it is not used for SMCLK (SELS=0 or SMCLKOFF=1). - 1: XT2 oscillator is on. SMCLKOFF: Switfhes off clock SMCLK 0: SMCLK on 1: SMCLK off #### 7.7.2 Special-Function Register Bits The FLL+ clock module affects two bits in the special-function registers, OFIFG and OFIE. The oscillator fault-interrupt enable bit (OFIE) is located in bit 1 of the interrupt-enable register IE1. The oscillator fault-interrupt flag bit (OFIFG) is located in bit 1 of the interrupt-flag register IFG1. The oscillator fault signal sets the OFIFG as long as the oscillator fault condition is active. The detection and effect of the oscillator fault condition is described in section 7.4. The oscillator fault interrupt requests a nonmaskable interrupt if the OFIE bit is set. The oscillator interrupt-enable bit is reset automatically if a non-maskable interrupt is accepted. The initial state of the OFIE bit is reset, and no oscillator fault requests an interrupt even if a fault condition occurs. ## Chapter 8 ## **Digital I/O Configuration** This chapter describes the digital I/O configuration. | Topi | c Page | |------|----------------------------------| | 8.1 | Introduction 8-2 | | 8.2 | General Ports P1, P2 8-3 | | 8.3 | General Ports P3, P4, P5, P6 8-9 | #### 8.1 Introduction The general-purpose I/O ports of the MSP430 are designed to give maximum flexibility. Each I/O line is individually configurable, and most have interrupt capability. There are two different types of I/O port modules in the MSP430x4xx family devices. Ports P1 and P2 are of one type, and ports P3 to P6 are of another type. Both types have the capability to control input/output direction and output level, to read the level applied to a pin, and to control if a port or module function is applied to a pin. The port module for P1 and P2 have interrupt capability; flag, enable, and edge sensitivity are available individually for each bit. See the device data sheet for the implementation of ports on a specific device. #### 8.2 Ports P1, P2 Each of the general-purpose ports P1 and P2 contain 8 general-purpose I/O lines and all of the registers required to control and configure them. Each I/O line is capable of being controlled independently. In addition, each I/O line is capable of producing an interrupt. Separate vectors are allocated to ports P1 and P2 modules. The pins for port P1 (P1.0–7) source one interrupt, and the pins for port P2 (P2.0–7) source another interrupt. Seven registers are used to control the port I/O pins (see Section 8.2.1). Ports P1 and P2 are connected to the processor core through the 8-bit MDB and the MAB. They should be accessed using byte instructions in the absolute address mode. Figure 8–1. Port P1, Port P2 Configuration #### 8.2.1 Port P1, Port P2 Control Registers The seven control registers give maximum digital input/output configuration flexibility: - ☐ All individual I/O bits are independently programmable. - Any combination of input, output, and interrupt condition is possible. - ☐ Interrupt processing of external events is fully implemented for all eight bits of ports P1 and P2. The seven registers for port P1 and the seven registers for port P2 are shown in Table 8–1 and Table 8–2, respectively. Table 8–1. Port P1 Registers | | Short | Register | | | |-----------------------|-------|------------|---------|---------------| | Register | Form | Туре | Address | Initial State | | Input | P1IN | Read only | 020h | | | Output | P1OUT | Read/write | 021h | Unchanged | | Direction | P1DIR | Read/write | 022h | Reset | | Interrupt flags | P1IFG | Read/write | 023h | Reset | | Interrupt edge select | P1IES | Read/write | 024h | Unchanged | | Interrupt enable | P1IE | Read/write | 025h | Reset | | Function select | P1SEL | Read/write | 026h | Reset | Table 8-2. Port P2 Registers | Register | Short<br>Form | Register<br>Type | Address | Initial State | |-----------------------|---------------|------------------|---------|---------------| | Input | P2IN | Read only | 028h | | | Output | P2OUT | Read/write | 029h | Unchanged | | Direction | P2DIR | Read/write | 02Ah | Reset | | Interrupt flags | P2IFG | Read/write | 02Bh | Reset | | Interrupt edge select | P2IES | Read/write | 02Ch | Unchanged | | Interrupt enable | P2IE | Read/write | 02Dh | Reset | | Function select | P2SEL | Read/write | 02Eh | Reset | These registers contain eight bits, and should be accessed using byte instructions in absolute-address mode. #### 8.2.1.1 Input Registers P1IN, P2IN Both Input registers are read-only registers that reflect the signals at the I/O pins. #### Note: Writing to Read-Only Registers P1IN, P2IN Writing to these read-only registers results in increased current consumption while the write attempt is active. #### 8.2.1.2 Output Registers P10UT, P20UT Each output register shows the information of the output buffer. The output buffer can be modified by all instructions that write to a destination. If read, the contents of the output buffer are independent of pin direction. A direction change does not modify the output buffer contents. #### 8.2.1.3 Direction Registers P1DIR, P2DIR The direction registers contain eight independent bits that define the direction of the I/O pin. All bits are reset by the PUC signal. #### When: Bit = 0: The port pin is switched to input direction (3-state) Bit = 1: The port pin is switched to output direction #### 8.2.1.4 Interrupt Flags P1IFG, P2IFG Each interrupt flag register contains eight flags that reflect whether or not an interrupt is pending for the corresponding I/O pin, if the I/O is interrupt-enabled. #### When: Bit = 0: No interrupt is pending Bit = 1: An interrupt is pending due to a transition at the I/O pin or from software setting the bit. #### Note: Manipulating P1OUT and P1DIR, as well as P2OUT and P2DIR, can result in setting the P1IFG or P2IFG bits. Writing a zero to an interrupt flag resets it; writing a one to an interrupt flag sets it and generates an interrupt. Each group of interrupt flags P1FLG.0 to P1FLG.7 and P2FLG.0 to P2FLG.7 sources its own interrupt vector. Interrupt flags P1IFG.0 to P1IFG.7 and P2IFG.0 to P2IFG.7 are not reset automatically when an interrupt from these events is serviced. The software should determine the origin of the interrupt and reset the appropriate flag(s). #### Note: Any external interrupt event should be at least 1.5 times MCLK or longer, to ensure that it is accepted and the corresponding interrupt flag is set. #### 8.2.1.5 Interrupt Edge Select P1IES, P2IES Each interrupt edge select register contains a bit for each corresponding I/O pin to select what type of transition triggers the interrupt flag. #### When: Bit = 0: The interrupt flag is set with a low-to-high transition Bit = 1: The interrupt flag is set with a high-to-low transition #### Note: Changing the P1IES and P2IES bits can result in setting the associated interrupt flags. | PnIES.x | PnIN.x | PnIFG.x | |-------------------|--------|------------| | $0 \rightarrow 1$ | 0 | Unchanged | | $0 \rightarrow 1$ | 1 | May be set | | $1 \rightarrow 0$ | 0 | May be set | | $1 \rightarrow 0$ | 1 | Unchanged | #### 8.2.1.6 Interrupt Enable P1IE, P2IE Each interrupt enable register contains bits to enable the interrupt flag for each I/O pin in the port. Each of the sixteen bits corresponding to pins P1.0 to P1.7 and P2.0 to P2.7 is located in the P1IE and P2IE registers. #### When: Bit = 0: The interrupt request is disabled Bit = 1: The interrupt request is enabled #### Note: Port P1, Port P2 Interrupt Sensitivity Only transitions, not static levels, cause interrupts. If an interrupt flag is still set when the RETI instruction is executed (for example, a transition occurs during the interrupt service routine), an interrupt occurs again after RETI is completed. This ensures that each transition is acknowledged by the software. #### 8.2.1.7 Function Select Registers P1SEL, P2SEL P1 and P2 port pins are often multiplexed with other peripheral modules to reduce overall pin count on MSP430 devices (see the specific device data sheet to determine which other peripherals also use the device pins). Control registers P1SEL and P2SEL are used to select the desired pin function—I/O port or other peripheral module. Each register contains eight bits corresponding to each pin, and each pin's function is individually selectable. All bits in these registers are reset by the PUC signal. The bit definitions are: Bit = 0: Port P1 or P2 function is selected for the pin Bit = 1: Other peripheral module function is selected for the pin #### Note: Function Select With P1SEL, P2SEL The interrupt-edge-select circuitry is disabled if control bit PnSEL.x is set. Therefore, the input signal can no longer generate an interrupt. When a port pin is selected to be used as an input to a peripheral module other than the I/O port (PnSEL.x = 1), the actual input signal to the peripheral module is a latched representation of the signal at the device pin (see Figure 8–2 schematic). The latch uses the PnSEL.x bit as its enable, so while PnSEL.x=1, the internal input signal simply follows the signal at the pin. However, if the PnSEL.x bit is reset, then the output of the latch (and therefore the input to the other peripheral module) represents the value of the signal at the device pin just prior to the bit being reset. #### 8.2.2 Port P1, Port P2 Schematic The pin logic of each individual port P1 and port P2 signal is identical. Each bit can be read and written to as shown in Figure 8–2. Figure 8-2. Schematic of One Bit in Port P1, P2 x = 0 to 7, according to bits 0 to 7 n = 1 for Port P1 and 2 for Port P2 #### 8.2.3 Port P1, P2 Interrupt Control Functions Ports P1 and P2 use eight bits for interrupt flags, eight bits to enable interrupts, eight bits to select the effective edge of an interrupt event, one interrupt vector address for port P1, and one interrupt vector address for port P2. Each signal uses three bits for configuration and interrupt: Interrupt flag, P1IFG.0 to P1IFG.7 and P2IFG.0 to P2IFG.7 Interrupt enable bit, P1IE.0 to P1IE.7 and P2IE.0 to P2IE.7 Interrupt edge select bit, P1IES.0 to P1IES.7 and P2IES.0 to P2IES.7 The interrupt flags P1IFG.0 to P1IFG.7 source one interrupt and P2IFG.0 to P2IFG.7 source one interrupt. Any interrupt event on one or more pins of P1.0 to P1.7 or P2.0 to P2.7 requests an interrupt when two conditions are met: the appropriate individual bit PnIE.x is set, and the GIE bit is set. Interrupt flags P1IFG.0 to P1IFG.7 or P2IFG.0 to P2IFG.7 are not automatically reset. The software of the interrupt service routine should handle the detection of the source, and reset the appropriate flag when it is serviced. #### 8.3 Ports P3, P4, P5, P6 General-purpose ports P3–P6 function as shown in Figure 8–3. Each pin can be selected to operate with the I/O port function, or to be used with a different peripheral module. This multiplexing of pins allows for a reduced pin count on MSP430 devices. Four registers control each of the ports (see Section 8.3.1). Ports P3–P6 are connected to the processor core through the 8-bit MDB and the MAB. They should be accessed with byte instructions using the absolute address mode. Figure 8-3. Ports P3-P6 Configuration #### 8.3.1 Port P3–P6 Control Registers The four control registers of each port give maximum configuration flexibility of digital I/O. - ☐ All individual I/O bits are programmed independently. - Any combination of input is possible. - Any combination of port or module function is possible. The four registers for each port are shown in Table 8–3. They each contain eight bits and should be accessed with byte instructions. Table 8-3. Port P3-P6 Registers | Register | Short Form | Address | Register Type | Initial State | |-------------|------------|---------|---------------|---------------| | Input | P3IN | 018h | Read only | | | | P4IN | 01Ch | Read only | | | | P5IN | 030h | Read only | | | | P6IN | 034h | Read only | | | Output | P3OUT | 019h | Read/write | Unchanged | | | P4OUT | 01Dh | Read/write | Unchanged | | | P5OUT | 031h | Read/write | Unchanged | | | P6OUT | 035h | Read/write | Unchanged | | Direction | P3DIR | 01Ah | Read/write | Reset | | | P4DIR | 01Eh | Read/write | Reset | | | P5DIR | 032h | Read/write | Reset | | | P6DIR | 036h | Read/write | Reset | | Port Select | P3SEL | 01Bh | Read/write | Reset | | | P4SEL | 01Fh | Read/write | Reset | | | P5SEL | 033h | Read/write | Reset | | | P6SEL | 037h | Read/write | Reset | #### 8.3.1.1 Input Registers The input registers are read-only registers that reflect the signal at the I/O pins. #### Note: Writing to Read-Only Register Any attempt to write to these read-only registers results in an increased current consumption while the write attempt is active. #### 8.3.1.2 Output Registers The output registers show the information of the output buffers. The output buffers can be modified by all instructions that write to a destination. If read, the contents of the output buffer are independent of the pin direction. A direction change does not modify the output buffer contents. #### 8.3.1.3 Direction Registers The direction registers contain eight independent bits that define the direction of each I/O pin. All bits are reset by the PUC signal. #### When: Bit = 0: The port pin is switched to input direction. Bit = 1: The port pin is switched to output direction. #### 8.3.1.4 Function Select Registers PnSEL Ports P3–P6 pins are often multiplexed with other peripheral modules to reduce overall pin count on MSP430 devices (see the specific device data sheet to determine which other peripherals also use the device pins). Control registers PnSEL are used to select the desired pin function—I/O port or other peripheral module. Each register contains eight bits corresponding to each pin, and each pin's function is individually selectable. All bits in these registers are reset by the PUC signal. The bit definitions are: Bit = 0: Port function is selected for the pin. Bit = 1: Other peripheral module function is selected for the pin. #### Note: Function Select With PnSEL Registers The interrupt-edge-select circuitry is disabled if control bit PnSEL.x is set. Therefore, the input signal can no longer generate an interrupt. When a port pin is selected to be used as an input to a peripheral module other than the I/O port (PnSEL.x=1), the actual input signal to the peripheral module is a latched representation of the signal at the device pin (see Figure 8–4 schematic). The latch uses the PnSEL.x bit as its enable, so while PnSEL.x=1, the internal input signal simply follows the signal at the pin. However, if the PnSEL.x bit is reset, then the output of the latch (and therefore the input to the other peripheral module) represents the value of signal at the device pin, just prior to the bit being reset. #### 8.3.2 Port P3-P6 Schematic The pin logic of each individual port signal is shown in Figure 8–4. Figure 8–4. Schematic of Bits Pn.x n = 3 for Port3, 4 for Port P4, 5 for Port P5, and 6 for Port P6 x = 0 to 7, according to bits 0 to 7 ## Chapter 9 # **Watchdog Timer** This chapter discusses the Watchdog Timer. | Topic | | F | age | |-------|--------------------|---|-----| | 9.1 | The Watchdog Timer | | 9-2 | #### 9.1 The Watchdog Timer The primary function of the Watchdog Timer module (WDT) is to perform a controlled-system restart after a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the module can work as an interval timer, to generate an interrupt after the selected time interval. The WDT diagram is shown in Figure 9–1. Figure 9–1. Schematic of Watchdog Timer Features of the Watchdog Timer include: - ☐ Eight software-selectable time intervals - ☐ Two operating modes: as watchdog or interval timer - Expiration of the time interval in watchdog mode, which generates a system reset; or in timer mode, which generates an interrupt request - Safeguards which ensure that writing to the WDT control register is only possible using a password - Support of ultralow-power using the hold mode #### 9.1.1 Watchdog Timer Register The Watchdog Timer counter (WDTCNT) is a 16-bit up-counter that is not directly accessible by software. The WDTCNT is controlled through the Watchdog Timer control register (WDTCTL), shown in Figure 9–2, which is a 16-bit read/write register located at the low byte of word address 0120h. Any read or write access must be done using word instructions with no suffix or .w suffix. In both operating modes (watchdog or timer), it is only possible to write to WDTCTL using the correct password. Figure 9-2. Watchdog Timer Control Register Bits 0, 1: Bits IS0 and IS1 select one of four taps from the WDTCNT, as described in Table 9–1. Assuming $f_{\text{Crystal}} = 32,768$ Hz and $f_{\text{SMCLK}} = 1$ MHz, the following intervals are possible: Table 9-1. WDTCNT Taps | SSEL | IS1 | IS0 | Interval [ms] | | |------|-----|-----|---------------|-----------------------------------------------------------------| | 0 | 1 | 1 | 0.064 | t <sub>SMCLK</sub> × 2 <sup>6</sup> | | 0 | 1 | 0 | 0.5 | $t_{\text{SMCLK}} \times 2^9$ | | 1 | 1 | 1 | 1.9 | t <sub>ACLK</sub> × 2 <sup>6</sup> | | 0 | 0 | 1 | 8 | t <sub>SMCLK</sub> × 2 <sup>13</sup> | | 1 | 1 | 0 | 16.0 | t <sub>ACLK</sub> × 2 <sup>9</sup> | | 0 | 0 | 0 | 32 | t <sub>SMCLK</sub> × 2 <sup>15</sup> <- Value after PUC (reset) | | 1 | 0 | 1 | 250 | t <sub>ACLK</sub> × 2 <sup>13</sup> | | 1 | 0 | 0 | 1000 | t <sub>ACLK</sub> × 2 <sup>15</sup> | Bit 2: The SSEL bit selects the clock source for WDTCNT. SSEL = 0: WDTCNT is clocked by SMCLK. SSEL = 1: WDTCNT is clocked by ACLK. Bit 3: Counter clear bit. In both operating modes, writing a 1 to this bit restarts the WDTCNT at 00000h. The value read is not defined. Bit 4: The TMSEL bit selects the operating mode: watchdog or timer. TMSEL = 0: Watchdog mode TMSEL = 1: Interval-timer mode Bit 5: The NMI bit selects the function of the RST/NMI input pin. It is cleared by the PUC signal. NMI = 0: The $\overline{RST}/NMI$ input works as reset input. As long as the RST/NMI pin is held low, the internal signal is active (level sensitive). NMI = 1: The RST/NMI input works as an edge-sensitive non-maskable interrupt input. Bit 6: If the NMI function is selected, this bit selects the activating edge of the RST/NMI input. It is cleared by the PUC signal. NMIES = 0: A rising edge triggers an NMI interrupt. NMIES = 1: A falling edge triggers an NMI interrupt. CAUTION: Changing the NMIES bit with software can generate an NMI interrupt. Bit 7: This bit stops the operation of the watchdog counter. The clock multiplexer is disabled and the counter stops incrementing. It holds the last value until the hold bit is reset and the operation continues. It is cleared by the PUC signal. HOLD = 0: The WDT is fully active. HOLD = 1: The clock multiplexer and counter are stopped. #### 9.1.1.1 Accessing the WDTCTL (Watchdog Timer Control Register) The WDTCTL register can be read or written to. As illustrated in Figure 9–3, WDTCTL can be read without the use of a password. A read access is performed by accessing word address 0120h. The low byte contains the value of WDTCTL. The value of the high byte is always read as 069h. Figure 9–3. Reading WDTCTL Write access to WDTCTL, illustrated in Figure 9–4, is only possible using the correct high-byte password. To change register WDTCTL, write to word address 0120h. The low byte contains the data to write to WDTCTL. The high byte is the password, which is 05Ah. A system reset (PUC) is generated if any value other than 05Ah is written to the high byte of address 0120h. Figure 9–4. Writing to WDTCTL #### 9.1.2 Watchdog Timer Interrupt Control Functions The Watchdog Timer (WDT) uses two bits in the SFRs for interrupt control. The WDT interrupt flag (WDTIFG) (located in IFG1.0, initial state is reset) The WDT interrupt mag (WDTIE) (located in IE1.0, initial state is reset) The WDT interrupt enable (WDTIE) (located in IE1.0, initial state is reset) When using the watchdog mode, the WDTIFG flag is used by the reset interrupt service routine to determine if the watchdog caused the device to reset. If the flag is set, then the Watchdog Timer initiated the reset condition (either by timing out or by a security key violation). If the flag is cleared, then the PUC was caused by a different source. See Chapter 3 for more details on the PUC and POR signals. When using the Watchdog Timer in interval-timer mode, the WDTIFG flag is set after the selected time interval and a watchdog interval-timer interrupt is requested. The interrupt vector address in interval-timer mode is different from that in watchdog mode. In interval-timer mode, the WDTIFG flag is reset automatically when the interrupt is serviced. The WDTIE bit is used to enable or disable the interrupt from the Watchdog Timer when it is being used in interval-timer mode. Also, the GIE bit enables or disables the interrupt from the Watchdog Timer when it is being used in interval-timer mode. #### 9.1.3 Watchdog Timer Operation The WDT module can be configured in two modes: watchdog and the intervaltimer modes. #### 9.1.3.1 Watchdog Mode When the WDT is configured to operate in watchdog mode, both a watchdog overflow and a security violation trigger the PUC signal, which automatically clears the appropriate system register bits. This results in a system configuration for the WDTCTL bits where the WDT is set into the watchdog mode and the RST/NMI pin is switched to the reset configuration. After a power-on reset or a system reset, the WDT module automatically enters the watchdog mode and all bits in the WDTCTL register and the watchdog counter (WDTCNT) are cleared. The initial conditions at register WDTCTL cause the WDT to start running at a relatively-low frequency, due to the range of the digitally-controlled oscillator (DCO) automatically being set in these situations. Since the WDTCNT is reset, the user software has ample time to set up or halt the WDT and to adjust the system frequency. Users must refer to the specific data sheets and the clock-system chapter of this manual to determine the details of the clocking circuit on the MSP430 device chosen. When the module is used in watchdog mode, the software should periodically reset the WDTCNT by writing a 1 to bit CNTCL of WDTCTL to prevent expiration of the selected time interval. If a software problem occurs and the time interval expires because the counter is no longer being reset, a system reset is generated and a system PUC signal is activated. The system restarts at the same program address that follows a power up. The cause of reset can be determined by testing bit 0 of interrupt flag register 1 in the SFRs. The appropriate time interval is selected by setting bits SSEL, ISO, and IS1 accordingly. #### 9.1.3.2 Timer Mode Setting WDTCTL register bit TMSEL to 1 selects the timer mode. This mode provides periodic interrupts at the selected time interval. A time interval can also be initiated by writing a 1 to bit CNTCL in the WDTCTL register. When the WDT is configured to operate in timer mode, the WDTIFG flag is set after the selected time interval, and it requests a standard interrupt service. The WDT interrupt flag is a single-source interrupt flag and is automatically reset when it is serviced. The enable bit remains unchanged. In interval-timer mode, the WDT interrupt-enable bit and the GIE bit must be set to allow the WDT to request an interrupt. The interrupt vector address in timer mode is different from that in watchdog mode. #### Note: Watchdog Timer, Changing the Time Interval Changing the time interval without clearing the WDTCNT may result in an unexpected and immediate system reset or interrupt. The time interval must be changed together with a counter-clear command using a single instruction (for example, MOV #05A0Ah,&WDTCTL). Changing the clock source during normal operation may result in an incorrect interval. The timer should be halted before changing the clock source. #### 9.1.3.3 Operation in Low-Power Modes The MSP430 devices have several low-power modes. Different clock signals are available in different low-power modes. The requirements of the user's application and the type of clocking circuit on the MSP430 device determine how the Watchdog Timer and clocking signals should be configured. Review the device data sheet and clock-system chapter to determine the clocking circuit, clock signals, and low-power modes available. For example, the WDT should not be configured in watchdog mode with SMCLK as its clock source if the user wants to use low-power mode 3 because SMCLK is not active in LPM3, therefore the WDT would not function properly. The WDT hold condition can also be used to support low power operation. The hold condition can be used in conjunction with low-power modes when needed. #### 9.1.3.4 Software Example The following example illustrates the watchdog-reset operation. ``` ; After RESET or power-up, the WDTCTL register and WDTCNT ; are cleared and the initial operating conditions are ; watchdog mode with a time interval of ~32 ms. ; As long as watchdog mode is selected, watchdog reset has ; to be done periodically through an instruction e.g.: . . . . . . . . . . . . . . . . MOV #WDTPW+WDTCNTCL, &WDTCTL ; To change to timer mode and a time interval of 250 ms, ; the following instruction sequence can be used: MOV #WDTPW+WDTCNTCL+WDTTMSEL+WDTIS0, &WDTCTL ; Clear WDTCNT and ; select 250 ms and timer ; mode . . . . . . . . ; Note: The time interval and clear of WDTCNT should be modified within one instruction to avoid unexpected reset or interrupt ``` ### Chapter 10 ### **Basic Timer1** This chapter discusses the Basic Timer1. | Topic | | Page | |-------|--------------|----------| | 10.1 | Basic Timer1 | <br>10-2 | #### 10.1 Basic Timer1 The Basic Timer1 (shown in Figure 10–1) supplies other peripheral modules or the software with low frequency control signals. The Basic Timer1 operation supports two independent 8-bit timing/counting functions, or one 16-bit timing/counting function. Some uses for the Basic Timer1 include: - ☐ Real-time clock (RTC) - Debouncing keys (keyboard) - ☐ Software time increments Figure 10-1. Basic Timer1 Configuration #### 10.1.1 Basic Timer1 Registers The Basic Timer1 register is byte structured, and should be accessed using byte processing instructions (suffix .B). Table 10–1 describes the Basic Timer1 registers. Table 10-1. Basic Timer1 Registers | Register | Short Form | Register Type | Address | Initial State | |--------------|------------|---------------|---------|---------------| | BT Control | BTCTL | Read/write | 040h | Unchanged | | BT Counter 1 | BTCNT1 | Read/write | 046h | Unchanged | | BT Counter 2 | BTCNT2 | Read/write | 047h | Unchanged | **Note:** The user's software should configure these registers at power-up, as there is no defined initial state. #### 10.1.1.1 Basic Timer1 Control Register The information stored in the control register determines the operation of Basic Timer1. The state of the different bits selects the frequency source, the interrupt frequency, and the framing frequency of the LCD control circuitry as shown in Figure 10–2. Figure 10-2. Basic Timer1 Control Register Bits 0 to 2:The three least-significant bits IP2 to IP0 determine the interrupt interval time. It is the interval of consecutive settings of the interrupt-request flag BTIFG, as illustrated in Figure 10–3. Bits 3 to 4:The two bits FRFQ1 and FRFQ0 select the frequency f<sub>LCD</sub> as described in Figure 10–3. Devices with the LCD peripheral on the chip use this frequency to generate the timing of the common and select lines. Bit 5: See bit 7. Bit 6: The hold bit stops the counter operation. BTCNT2 is held if the hold bit is set. BTCNT1 is held if the hold and DIV bits are set. Bit 7: The SSEL and DIV bits select the frequency source for BTCNT2, as described in Table 10–2. Table 10-2.BTCNT2 Input Frequency Sources | SSEL | DIV | CLK2 | |------|-----|----------| | 0 | 0 | ACLK | | 0 | 1 | ACLK/256 | | 1 | 0 | SMCLK | | 1 | 1 | ACLK/256 | Figure 10-3. Basic Timer1 Control Register Function #### 10.1.1.2 Basic Timer1 Counter BTCNT1 The Basic Timer1 counter BTCNT1, shown in Figure 10–4 divides the auxiliary clock ACLK. The frame frequency for the LCD-drive is selected from four outputs of the counter's bits. The output of the most significant bit can be used for the clock input to the second counter BTCNT2. The value of bits Q0 to Q7 can be read, and the software can write to bits Q0 to Q7. Figure 10-4. Basic Timer1 Counter BTCNT1 #### 10.1.1.3 Basic Timer1 Counter BTCNT2 The Basic Timer1 counter BTCNT2, shown in Figure 10–5, divides the input-clock frequency. The input-clock source can be SMCLK, ACLK, or ACLK/256. The interrupt period can be selected using IP0 to IP2, located in the Basic Timer1 control register BTCTL. It selects one of the eight bits of BTCNT2 as the source signal to set the Basic Timer1 interrupt flag BTIFG. The value of the counter bits can be read, as well as written. Figure 10-5. Basic Timer1 Counter BTCNT2 #### 10.1.2 Special Function Register Bits Two SFR bits pertain to the Basic Timer1 Interrupt: - ☐ Basic Timer1 interrupt flag (BTIFG) (located in IFG2.7) - ☐ Basic Timer1 interrupt enable (BTIE) (located in IE2.7) The BTIFG flag indicates that a Basic Timer1 interrupt is pending and is reset automatically when the interrupt is accepted. The BTIE bit enables or disables the interrupt from the Basic Timer1 and is reset with a PUC. The Basic Timer1 interrupt is also enabled or disabled with the general interrupt enable bit, GIE. #### 10.1.3 Basic Timer1 Operation The Basic Timer1 is constantly incremented by the selected clock source. The hold bit inhibits all functions of the module and reduces power consumption. The Basic Timer1 registers may be accessed at any time, regardless of the state of the hold bit. An interrupt can be used to control system operation. The interrupt is a single source interrupt. The basic timer can operate in two different modes: - ☐ Two independent 8-Bit Timer/Counters - ☐ One 16-bit timer/counter #### 10.1.3.1 8-Bit Counter Mode In the 8-Bit Timer/Counter mode, counter BTCNT1 is incremented constantly with ACLK. When reading the counters, the user should be aware that the counter clock and CPU clock may be asynchronous. Therefore, special software consideration may be required to assure a correct reading. The BTCNT2 clock signal can be selected to be SMCLK, ACLK, or ACLK/256 using the control signals SSEL and DIV. Counter BTCNT2 is incremented with the signal selected. One of the eight counter outputs can be selected to set the Basic Timer1 interrupt flag. Read and write access can be asynchronous when ACLK or ACLK/256 is selected. The hold bit stops all operations. #### 10.1.3.2 16-bit Counter Mode The 16-bit timer/counter mode is selected when control bit DIV is set. In this mode, the clock source of counters BTCNT1 and BTCNT2 is the ACLK signal. The hold bit stops all operations. #### 10.1.4 Basic Timer1 Operation: Signal f<sub>LCD</sub> The LCD controller uses the $f_{LCD}$ signal from the Basic Timer1 to generate the timing for common and segment lines. The frequency of signal $f_{LCD}$ is generated from ACLK. Using a 32,768-Hz crystal, the $f_{LCD}$ frequency can be 1024 Hz, 512 Hz, 256 Hz, or 128 Hz. Bits FRFQ1 and FRFQ0 allow the correct selection of frame frequency. The proper frequency $f_{LCD}$ depends on the LCD's requirement for framing frequency and LCD multiplex rate and is calculated by: $$f_{LCD} = 2 \times MUX \text{ rate} \times f_{Framing}$$ A 3 MUX example follows: LCD data sheet: f<sub>Framing</sub> = 100 Hz .... 30 Hz FRFQ: $f_{LCD} = 6 \times f_{Framing}$ $f_{LCD} = 6 \times 100 \text{ Hz} = 600 \text{ Hz} \dots 6 \times 30 \text{ Hz} = 180 \text{ Hz}$ Select f<sub>LCD</sub>: 1024 Hz, 512 Hz, 256 Hz, or 128 Hz $f_{LCD} = 32,768/128 = 256 \text{ Hz}$ FRFQ1 = 1; FRFQ0 = 0 See the Liquid Crystal Display Drive chapter for more details on the LCD driver. ### **Chapter 11** ### Timer\_A This chapter describes the basic functions of the MSP430 general-purpose 16-bit Timer\_A. The implementation of Timer\_A differs between MSP430 devices. Always check the device's data sheet to determine the connections and the number of identical capture/compare registers. Also, the data sheets use additional nomenclature to indicate the number of capture/compare registers implemented on a specific device. For example, if Timer\_A3 is discussed in a data sheet, then that device's implementation of Timer\_A contains three capture/compare registers. All capture/compare blocks (CCR) are identical. #### Note: Throughout this chapter, the word *count* is used in the text. As used in these instances, it refers to the literal act of counting. It means that the counter must be in the process of counting for the action to take place. If a particular value is directly written to the counter, then the associated action will not take place. For example, the CCR0 interrupt flag is set when the timer *counts up to* the value in CCR0. The counter *must count* from CCR0–1 to CCR0. If the CCR0 value were simply written directly to the timer with software, the interrupt flag would *not* be set, even though the values in the timer and the CCR0 registers are the same. | Topic | Page | |-------|------| | | | | 11.1 | Introduction | |------|------------------------| | 11.2 | Timer_A Operation | | 11.3 | Timer Modes | | 11.4 | Capture/Compare Blocks | | 11.5 | Timer_A Registers | | 11.6 | Timer_A UART 11-32 | #### 11.1 Introduction Timer\_A is an extremely versatile timer made up of : - ☐ 16-bit counter with 4 operating modes - ☐ Selectable and configurable clock source - ☐ Three independently configurable capture/compare registers with configurable inputs - ☐ Three individually configurable output modules with 8 output modes Timer\_A can support multiple, simultaneous, timings; multiple capture/compares; multiple output waveforms such as PWM signals; and any combination of these. Additionally, Timer\_A has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers on captures or compares. Each capture/compare block is individually configurable and can produce interrupts on compares or on rising, falling, or both edges of an external capture signal. The block diagram of Timer\_A is shown in Figure 11-1. #### 11.2 Timer\_A Operation The 16-bit timer has 4 modes of operation selectable with the MC0 and MC1 bits in the TACTL register. The timer increments or decrements (depending on mode of operation) with each rising edge of the clock signal. The timer can be read or written to with software. Additionally, the timer can generate an interrupt with its ripple-carry output when it overflows. #### 11.2.1 Timer Mode Control The timer has four modes of operation as shown in Figure 11–2 and described in Table 11–1: stop, up, continuous, and up/down. The operating mode is software selectable with the MC0 and MC1 bits in the TACTL register. Figure 11–2. Mode Control Table 11-1. Timer Modes | Mode Control | | | | |--------------|-----|------------|-----------------------------------------------------------------------------------------------------------| | MC1 | MC0 | Mode | Description | | 0 | 0 | Stop | The timer is halted. | | 0 | 1 | Up | The timer counts upward until value is equal to value of compare register CCR0. | | 1 | 0 | Continuous | The timer counts upward continuously. | | 1 | 1 | Up/Down | The timer counts up until the timer value is equal to compare register 0 and then it counts down to zero. | #### 11.2.2 Clock Source Select and Divider The timer clock can be sourced from internal clocks (ACLK, SMCLK) or from two external source (TACLK, INCLK) as shown in Figure 11–3. The clock source is selectable with the SSEL0 and SSEL1 bits in the TACTL register. It is important to note that when changing the clock source for the timer, errant timings can occur. For this reason it is recommended to stop the timer before changing the clock source. The selected clock source may be passed directly to the timer or divided by 2,4, or 8, as shown in Figure 11–4. The ID0 and ID1 bits in the TACTL register select the clock division. Note that the input divider is reset by a POR signal (see chapter 3, *System Resets, Interrupts, and Operating Modes* for more information on the POR signal) or by setting the CLR bit in the TACTL register. Otherwise, the input divider remains unchanged when the timer is modified. The state of the input divider is invisible to software. Figure 11–3. Schematic of 16-Bit Timer Figure 11-4. Schematic of Clock Source Select and Input Divider #### 11.2.3 Starting the Timer #### 11.3 Timer Modes #### 11.3.1 Timer – Stop Mode Stopping and starting the timer is done simply by changing the mode control bits (MCx). The value of the timer is not affected. with a software instruction the timer increments upward from zero with the next clock cycle as long as stop-mode is not selected with the MCx bits. When the timer is stopped from up/down mode and then restarted in up/down mode, the timer counts in the same direction as it was counting before it was stopped. For example, if the timer is in up/down mode and counting in the down direction when the MCx bits are reset, when they are set back to the up/down direction, the timer starts counting in the down direction from its previous value. If this is not desired in an application, the CLR bit in the TACTL register can be used to clear this direction memory feature. # 11.3.2 Timer – Up Mode The up mode is used if the timer period must be different from the 65,536 (16-bit) clock cycles of the continuous mode period. The capture/compare register CCR0 data define the timer period. The counter *counts* up to the content of compare register CCR0, as shown in Figure 11–5. When the timer value and the value of compare register CCR0 are equal (or if the timer value is greater than the CCR0 value), the timer restarts counting from zero. Figure 11-5. Timer Up Mode Flag CCIFG0 is set when the timer equals the CCR0 value. The TAIFG flag is set when the timer *counts* from CCR0 to zero. All interrupt flags are set independently of the corresponding interrupt enable bit, but an interrupt is requested only if the corresponding interrupt enable bit and the GIE bit are set. Figure 11–6 shows the flag set cycle. Figure 11-6. Up Mode Flag Setting #### 11.3.2.1 Timer in Up Mode - Changing the Period Register CCR0 Value Changing the timer period register CCR0 while the timer is running can be a little tricky. When the new period is greater than or equal to the old period, the timer simply *counts* up to the new period and no special attention is required (see Figure 11–7). However, when the new period is less than the old period, the phase of the timer clock during the CCR0 update affects how the timer reacts to the new period. If the new, smaller period is written to CCR0 during a high phase of the timer clock, then the timer rolls to zero (or begins counting down when in the up/down mode) on the next rising edge of the timer clock. However, if the new, smaller period is written during a low phase of the timer clock, then the timer continues to increment with the old period for one more clock cycle before adopting the new period and rolling to zero (or beginning counting down). This is shown in Figure 11–8. Figure 11–7. New Period > Old Period Figure 11-8. New Period < Old Period #### 11.3.3 Timer - Continuous Mode The continuous mode is used if the timer period of 65,536 clock cycles is used for the application. A typical application of the continuous mode is to generate multiple, independent timings. In continuous mode, the capture/compare register CCR0 works in the same way as the other compare registers. The capture/compare registers and different output modes of each output unit are useful to capture timer data based on external events or to generate various different types of output signals. Examples of the different output modes used with timer-continuous mode are shown in Figure 11–25. In continuous mode, the timer starts counting from its present value. The counter counts up to 0FFFFh and restarts by counting from zero as shown in Figure 11–9. Figure 11-9. Timer Continuous Mode The TAIFG flag is set when the timer *counts* from 0FFFFh to zero. The interrupt flag is set independently of the corresponding interrupt enable bit, as shown in Figure 11–10. An interrupt is requested if the corresponding interrupt enable bit and the GIE bit are set. Figure 11-10. Continuous Mode Flag Setting #### 11.3.3.1 Timer - Use of the Continuous Mode The continuous mode can be used to generate time intervals for the application software. Each time an interval is completed, an interrupt can be generated. In the interrupt service routine of this event, the time until the next event is added to capture/compare register CCRx as shown in Figure 11–11. Up to five independent time events can be generated using all five capture/compare blocks. Figure 11–11. Output Unit in Continuous Mode for Time Intervals Time intervals can be produced with other modes as well, where CCR0 is used as the period register. Their handling is more complex since the sum of the old CCRx data and the new period can be higher than the CCR0 value. When the sum CCRxold plus $\Delta t$ is greater than the CCR0 data, the CCR0 value must be subtracted to obtain the correct time interval. The period is twice the value in the CCR0 register. ### 11.3.4 Timer - Up/Down Mode The up/down mode is used if the timer period must be different from the 65,536 clock cycles, and if symmetrical pulse waveform generation is needed. In up/down mode, the timer counts up to the content of compare register CCR0, then back down to zero, as shown in Figure 11–12. The period is twice the value in the CCR0 register. Figure 11-12. Timer Up/Down Mode The up/down mode also supports applications that require dead times between output signals. For example, to avoid overload conditions, two outputs driving an H-bridge must never be in a high state simultaneously. In the following example (see Figure 11–13), the t<sub>dead</sub> is: $$t_{dead} = t_{timer} \times (CCR1 - CCR2)$$ With: t<sub>dead</sub> Time during which both outputs need to be inactive t<sub>timer</sub> Cycle time of the timer clock CCRx Content of capture/compare register x Figure 11–13. Output Unit in Up/Down Mode (II) The count direction is always latched with a flip-flop (Figure 11–14). This is useful because it allows the user to stop the timer and then restart it in the same direction it was counting before it was stopped. For example, if the timer was counting down when the MCx bits were reset, then it will continue counting in the down direction if it is restarted in up/down mode. If this is not desired, the CLR bit in the TACTL register must be used to clear the direction. Note that the CLR bit affects other setup conditions of the timer. Refer to Section 11.6 for a discussion of the Timer\_A registers. Figure 11–14. Timer Up/Down Direction Control In up/down mode, the interrupt flags (CCIFG0 and TAIFG) are set at equal time intervals (Figure 11–15). Each flag is set only once during the period, but they are separated by 1/2 the timer period. CCIFG0 is set when the timer *counts* from CCR0–1 to CCR0, and TAIFG is set when the timer completes *counting* down from 0001h to 0000h. Each flag is capable of producing a CPU interrupt when enabled. Figure 11-15. Up/Down Mode Flag Setting #### 11.3.4.1 Timer In Up/Down Mode – Changing the Value of Period Register CCR0 Changing the period value while the timer is running in up/down mode is even trickier than in up mode. As in up mode, the phase of the timer clock when CCR0 is changed affects the timer's behavior. Additionally, in up/down mode, the direction of the timer also affects the behavior. If the timer is counting in the up direction when the new period is written to CCR0, the conditions in the up/down mode are identical to those in the up mode. See Section 11.3.2.1 for details. However, if the timer is counting in the down direction when CCR0 is updated, it continues its descent until it reaches zero. The new period takes effect only after the counter finishes counting down to zero. See Figure 11–16. Figure 11–16. Altering CCR0 – Timer in Up/Down Mode # 11.4 Capture/Compare Blocks Five identical capture/compare blocks (shown in Figure 11–17) provide flexible control for real-time processing. Any one of the blocks may be used to capture the timer data at an applied event, or to generate time intervals. Each time a capture occurs or a time interval is completed, interrupts can be generated from the applicable capture/compare register. The mode bit CAPx, in control word CCTLx, selects the compare or capture operation and the capture mode bits CCMx1 and CCMx0 in control word CCTLx define the conditions under which the capture function is performed. Both the interrupt enable bit CCIEx and the interrupt flag CCIFGx are used for capture and compare modes. CCIEx enables the corresponding interrupt. CCIFGx is set on a capture or compare event. The capture inputs CCIxA and CCIxB are connected to external pins or internal signals. Different MSP430 devices may have different signals connected to CCIxA and CCIxB. The data sheet should always be consulted to determine the Timer\_A connections for a particular device. Figure 11–17. Capture/Compare Blocks ### 11.4.1 Capture/Compare Block - Capture Mode The capture mode is selected if the mode bit CAPx, located in control word CCTLx, is set. The capture mode is used to fix time events. It can be used for speed computations or time measurements. The timer value is copied into the capture register (CCRx) with the selected edge (positive, negative, or both) of the input signal. Captures may also be initiated by software as described in section 11.4.1.1. If a capture is performed: - ☐ The interrupt flag CCIFGx, located in control word CCTLx, is set. - An interrupt is requested if both interrupt enable bits CCIEx and GIE are set. The input signal to the capture/compare block is selected using control bits CCISx1 and CCISx0, as shown in Figure 11–18. The input signal can be read at any time by the software by reading bit CCIx. The input signal may also be latched with compare signal EQUx (see SCCIx bit below) when in compare mode. This feature was designed specifically to support implementing serial communications with Timer\_A. See section 11.6, *Timer\_A UART*, for more details on using Timer\_A as a UART. Figure 11-18. Capture Logic Input Signal The capture signal can also be synchronized with the timer clock to avoid race conditions between the timer data and the capture signal. This is illustrated in Figure 11–19. The bit SCSx in capture/compare control register CCTLx selects the capture signal synchronization. Figure 11–19. Capture Signal Applications with slow timer clocks can use the nonsynchronized capture signal. In this scenario the software can validate the data and correct it if necessary as shown in the following example: ``` ; Software example for the handling of asynchronous ; capture signals ; The data of the capture/compare register CCRx are taken ; by the software in the according interrupt routine ; - they are taken only after a CCIFG was set. ; The timer clock is much slower than the system clock ; SMCLK. CCRx_Int_hand... ; Start of interrupt ; handler . . . ; Test if the data CMP &CCRx,&TAR ; CCRX = TAR Data Valid JEQ &TAR,&CCRx ; The data in CCRx is MOV ; wrong, use the timer data Data_Valid ; The data in CCRx are valid . . . . . . RETI ``` Overflow logic is provided with each capture/compare register to flag the user if a second capture is performed before data from the first capture was read successfully. Bit COVx in register CCTLx is set when this occurs as shown in Figure 11–20. Figure 11-20. Capture Cycle Overflow bit COVx is reset by the software as described in the following example: ``` ; Software example for the handling of captured data ; looking for overflow condition ; The data of the capture/compare register CCRx are taken ; by the software and immediately with the next ; instruction the overflow bit is tested and a decision is ; made to proceed regularly or with an error handler CCRx_Int_hand ; Start of handler Interrupt . . . VOM &CCRx,RAM_Buffer BIT #COV, &CCTLx JNZ Overflow_Hand . . . RETI #COV,&CCTLx ; reset capture Overflow_Hand BIC ; overflow flag ; get back to lost ; synchronization RETI ``` #### Note: Capture With Timer Halted The capture should be disabled when the timer is halted. The sequence to follow is: stop the capture, then stop the timer. When the capture function is restarted, the sequence should be: start the capture, then start the timer. #### 11.4.1.1 Capture/Compare Block, Capture Mode – Capture Initiated by Software In addition to internal and external signals, captures can be initiated by software. This is useful for various purposes, such as: - ☐ To measure time used by software routines - ☐ To measure time between hardware events - ☐ To measure the system frequency Two bits, CCISx1 and CCISx0, and the capture mode selected by bits CCMx1 and CCMx0 are used by the software to initiate the capture. The simplest realization is when the capture mode is selected to capture on both edges of CCIx and bit CCISx1 is set. Software then toggles bit CCISx0 to switch the capture signal between V<sub>CC</sub> and GND, initiating a capture each time the input is toggled, as shown in Figure 11–21. Figure 11-21. Software Capture Example The following is a software example of a capture performed by software: ``` ; The data of capture/compare register CCRx are taken ; by the software. It is assumed that CCMx1, CCMx0, and ; CCISx1 bits are set. Bit CCIS0 selects the CCIx ; signal to be high or low. ; ; ... XOR #CCISx0, &CCTLx ... ... ... ... ``` ### 11.4.2 Capture/Compare Block - Compare Mode The compare mode is selected if the CAPx bit, located in control word CCTLx, is reset. In compare mode all the capture hardware circuitry is inactive and the capture-mode overflow logic is inactive. The compare mode is most often used to generate interrupts at specific time intervals or used in conjunction with the output unit to generate output signals such as PWM signals. If the timer becomes equal to the value in compare register x, then: - ☐ Interrupt flag CCIFGx, located in control word CCTLx, is set. - ☐ An interrupt is requested if interrupt enable bits CCIEx and GIE are set. - ☐ Signal EQUx is output to the output unit. This signal affects the output OUTx, depending on the selected output mode. The EQU0 signal is true when the timer value is greater or equal to the CCR0 value. The EQU1 to EQU2 signals are true when the timer value is equal to the corresponding CCR1 to CCR2 values. Each capture/compare block contains an output unit shown in Figure 11–22. The output unit is used to generate output signals such as PWM signals. Each output unit has 8 operating modes that can generate a variety of signals based on the EQU0 and EQUx signals. The output mode is selected with the OMx bits located in the CCTLx register. Figure 11-22. Output Unit **Note:** OUTx signal updates with rising edge of timer clock for all modes except mode 0. Modes 2, 3, 6, 7 not useful for output unit 0. # 11.4.3 Output Unit - Output Modes The output modes are defined by the OMx bits and are discussed below. The OUTx signal is changed with the rising edge of the timer clock for all modes except mode 0. Output modes 2, 3, 6, and 7 are not useful for output unit 0. Output mode 0: Output mode: The output signal OUTx is defined by the OUTx bit in control register CCTLx. The OUTx signal updates immediately upon completion of writing the bit information. Output mode 1: Set mode: The output is set when the timer value becomes equal to capture/compare data CCRx. It remains set until a reset of the timer, or until another output mode is selected. Output mode 2: PWM toggle/reset mode: The output is toggled when the timer value becomes equal to capture/compare data CCRx. It is reset when the timer value becomes equal to CCR0. Output mode 3: PWM set/reset mode: The output is set when the timer value becomes equal to capture/compare data CCRx. It is reset when the timer value becomes equal to CCR0. Output mode 4: Toggle mode: The output is toggled when the timer value becomes equal to capture/compare data CCRx. The output period is double the timer period. Output mode 5: Reset mode: The output is reset when the timer value becomes equal to capture/compare data CCRx. It remains reset until another output mode is selected. Output mode 6: PWM toggle/set mode: The output is toggled when the timer value becomes equal to capture/compare data CCRx. It is set when the timer value becomes equal to CCR0. Output mode 7: PWM toggle/set mode: The output is reset when the timer value becomes equal to capture/compare data CCRx. It is set when the timer value becomes equal to CCR0. # 11.4.4 Output Control Block The output control block prepares the value of the OUTx signal, which is latched into the OUTx flip-flop with the next positive timer clock edge, as shown in Figure 11–23 and Table 11–2. The equal signals EQUx and EQU0 are sampled during the negative level of the timer clock, as shown in Figure 11–23. Figure 11–23. Output Control Block EQU0 delayed is used in up mode, not EQU0. EQU0 is active high when TAR = CCR0. EQU0 delayed is active high when TAR = 0. Table 11–2. State of OUTx at Next Rising Edge of Timer Clock | Mode | EQU0 | EQUx | D | |------|------|------|------------------| | 0 | Х | Х | x(OUTx bit) | | 1 | Х | 0 | OUTx (no change) | | | X | 1 | 1 (set) | | 2 | 0 | 0 | OUTx (no change) | | | 0 | 1 | OUTx (toggle) | | | 1 | 0 | 0 (reset) | | | 1 | 1 | 1 (set) | | 3 | 0 | 0 | OUTx (no change) | | | 0 | 1 | 1 (set) | | | 1 | 0 | 0 (reset) | | | 1 | 1 | 1 (set) | | 4 | х | 0 | OUTx (no change) | | | X | 1 | OUTx (toggle) | | 5 | x | 0 | OUTx (no change) | | | Х | 1 | 0 (reset) | | 6 | 0 | 0 | OUTx (no change) | | | 0 | 1 | OUTx (toggle) | | | 1 | 0 | 1 (set) | | | 1 | 1 | 0 (reset) | | 7 | 0 | 0 | OUTx (no change) | | | 0 | 1 | 0 (reset) | | | 1 | 0 | 1 (set) | | | 1 | 1 | 0 (reset) | # 11.4.5 Output Examples The following are some examples of possible output signals using the various timer and output modes. # 11.4.5.1 Output Examples – Timer in Up Mode The OUTx signal is changed when the timer *counts* up to the CCRx value, and rolls from CCR0 to zero, depending on the output mode, as shown in Figure 11–24. Figure 11–24. Output Examples—Timer in Up Mode # 11.4.5.2 Output Examples—Timer in Continuous Mode The OUTx signal is changed when the timer reaches the CCRx and CCR0 values, depending on the output mode, as shown in Figure 11–25. Figure 11–25. Output Examples – Timer in Continuous Mode #### 11.4.5.3 Output Examples—Timer in Up/Down Mode The OUTx signal changes when the timer equals CCRx in either count direction and when the timer equals CCR0, depending on the output mode, as shown in Figure 11–26. Figure 11–26. Output Examples—Timer in Up/Down Mode (I) # 11.5 Timer\_A Registers The Timer\_A registers, described in Table 11–3, are word-structured and must be accessed using word instructions. Table 11-3. Timer A Registers | Register | Short Form | Register Type | Address | Initial State | |-------------------|------------|---------------|---------|---------------| | Timer_A control | TACTL | Read/write | 160h | POR reset | | Timer_A register | TAR | Read/write | 170h | POR reset | | Cap/com control 0 | CCTL0 | Read/write | 162h | POR reset | | Capture/compare 0 | CCR0 | Read/write | 172h | POR reset | | Cap/com control 1 | CCTL1 | Read/write | 164h | POR reset | | Capture/compare 1 | CCR1 | Read/write | 174h | POR reset | | Cap/com control 2 | CCTL2 | Read/write | 166h | POR reset | | Capture/compare 2 | CCR2 | Read/write | 176h | POR reset | | Interrupt vector | TAIV | Read | 12Eh | (POR reset) | # 11.5.1 Timer\_A Control Register TACTL The timer and timer operation control bits are located in the timer control register (TACTL) shown in Figure 11–27. All control bits are reset automatically by the POR signal, but are not affected by the PUC signal. The control register must be accessed using word instructions. Figure 11-27. Timer\_A Control Register TACTL Bit 0: TAIFG: This flag indicates a timer overflow event. Up mode: TAIFG is set if the timer *counts* from CCR0 value to 0000h. Continuous mode: TAIFG is set if the timer counts from OFFFFh to 0000h. Up/down mode: TAIFG is set if the timer *counts* down from 0001h to 0000h. Bit 1: Timer overflow interrupt enable (TAIE) bit. An interrupt request from the timer overflow bit is enabled if this bit is set, and is disabled if reset. Bit 2: Timer clear (CLR) bit. The timer and input divider are reset with the POR signal, or if bit CLR is set. The CLR bit is automatically reset and is always read as zero. The timer starts in the upward direction with the next valid clock edge, unless halted by cleared mode control bits. Bit 3: Not used Bits 4, 5: Mode control: Table 11–4 describes the mode control bits. Table 11-4. Mode Control | MC1 | MC0 | Count Mode | Description | |-----|-----|---------------|-----------------------------------------------------------------| | 0 | 0 | Stop | Timer is halted. | | 0 | 1 | Up to CCR0 | Timer counts up to CCR0 and restarts at 0. | | 1 | 0 | Continuous up | Timer counts up to 0FFFFh and restarts at 0. | | 1 | 1 | Up/down | Timer continuously <i>counts</i> up to CCR0 and back down to 0. | Bits 6, 7: Input divider control bits. Table 11–5 describes the input divider control bits. Table 11–5. Input Clock Divider Control Bits | ID1 | ID0 | Operation | Description | |-----|-----|-----------|--------------------------------------------| | 0 | 0 | /1 | Input clock source is passed to the timer. | | 0 | 1 | /2 | Input clock source is divided by two. | | 1 | 0 | /4 | Input clock source is divided by four. | | 1 | 1 | /8 | Input clock source is divided by eight. | Bits 8, 9: Clock source selection bits. Table 11–6 describes the clock source selections. Table 11-6. Clock Source Selection | SSEL1 | SSEL0 | O/P Signal | Comment | |-------|-------|------------|--------------------------------------| | 0 | 0 | TACLK | See data sheet device description | | 0 | 1 | ACLK | Auxiliary clock ACLK is used | | 1 | 0 | SMCLK | Peripheral module clock SMCLK | | 1 | 1 | INCLK | See device description in data sheet | Bits 10 to 15: Unused # Note: Changing Timer\_A Control Bits If the timer operation is modified by the control bits in the TACTL register, the timer should be halted during this modification. Critical modifications are the input select bits, input divider bits, and the timer clear bit. Asynchronous clocks, input clock, and system clock can result in race conditions where the timer reacts unpredictably. The recommended instruction flow is: - 1) Modify the control register and stop the timer. - 2) Start the timer operation. #### For example: ``` MOV #01C6,&TACTL ; ACLK/8, timer stopped, timer ; cleared BIS #10h,&TACTL ; Start timer with up mode ``` # 11.5.2 Timer\_A Register TAR The TAR register is the value of the timer. Figure 11-28. TAR Register #### Note: Modifying Timer A Register TAR When ACLK or the external clock TACLK or INCLK is selected for the timer clock, any write to timer register TAR should occur while the timer is not operating; otherwise, the results may be unpredictable. In this case, the timer clock is asynchronous to the CPU clock MCLK and critical race conditions exist. SMCLK should be treated asynchronous if it is not MCLK. # 11.5.3 Capture/Compare Control Register CCTLx Each capture/compare block has its own control word CCTLx, shown in Figure 11–29. The POR signal resets all bits of CCTLx; the PUC signal does not affect these bits. Figure 11–29. Capture/Compare Control Register CCTLx Bit 0: Capture/compare interrupt flag CCIFGx Capture mode: If set, it indicates that a timer value was captured in the CCRx register. #### Compare mode: If set, it indicates that a timer value was equal to the data in the CCRx register. #### CCIFG0 flag: CCIFG0 is automatically reset when the interrupt request is accepted. #### CCIFG1 to CCIFG2 flags: The flag that caused the interrupt is automatically reset after the TAIV word is accessed. If the TAIV register is not accessed, the flags must be reset with software. No interrupt is generated if the corresponding interrupt enable bit is reset, but the flag will be set. In this scenario, the flag must be reset by the software. Setting the CCIFGx flag with software will request an interrupt if the interrupt-enable bit is set. Bit 1: Capture overflow flag COV Compare mode selected, CAP = 0: Capture signal generation is reset. No compare event will set COV bit. Capture mode selected, CAP = 1: The overflow flag COV is set if a second capture is performed before the first capture value is read. The overflow flag must be reset with software. It is not reset by reading the capture value. Bit 2: The OUTx bit determines the value of the OUTx signal if the output mode is 0. Bit 3: Capture/compare input signal CCIx: The selected input signal (CCIxA, CCIxB, V<sub>CC</sub>. or GND) can be read by this bit. See Figure 11–18. Bit 4: Interrupt enable CCIEx: Enables or disables the interrupt request signal of capture/compare block x. Note that the GIE bit must also be set to enable the interrupt. 0: Interrupt disabled1: Interrupt enabled Bits 5 to 7: Output mode select bits: Table 11–7 describes the output mode selections. Table 11-7. Capture/Compare Control Register Output Mode | Bit<br>Value | Output Mode | Description | |--------------|---------------------|----------------------------------------------------| | 0 | Output only | The OUTx signal reflects the value of the OUTx bit | | 1 | Set | EQUx sets OUTx | | 2 | PWM<br>toggle/reset | EQUx toggles OUTx. EQU0 resets OUTx. | | 3 | PWM set/reset | EQUx sets OUTx. EQU0 resets OUTx | | 4 | Toggle | EQUx toggles OUTx signal. | | 5 | Reset | EQUx resets OUTx. | | 6 | PWM<br>toggle/set | EQUx toggles OUTx. EQU0 sets OUTx. | | 7 | PWM reset/set | EQUx resets OUTx. EQU0 sets OUTx. | **Note:** OUTx updates with rising edge of timer clock for all modes except mode 0. Modes 2, 3, 6, 7 not useful for output unit 0. Modes 2, 3, 6, 7 not useful for output unit 0. Bit 8: CAP sets capture or compare mode. 0: Compare mode1: Capture mode Bit 9: Read only, always read as 0. Bit 10: SCCIx bit: The selected input signal (CCIxA, CCIxB, V<sub>CC</sub>, or GND) is latched with the EQUx signal into a transparent latch and can be read via this bit. Bit 11: SCSx bit: This bit is used to synchronize the capture input signal with the timer clock. 0: asynchronous capture 1: synchronous capture Bits 12, 13: Input select, CCIS0 and CCIS1: These two bits define the capture signal source. These bits are not used in compare mode. Input CCIxA is selectedInput CCIxB is selected 2 GND3 V<sub>CC</sub> Bits 14, 15: Capture mode bits: Table 11–8 describes the capture mode selections. Table 11-8. Capture/Compare Control Register Capture Mode | Bit<br>Value | Capture Mode | Description | |--------------|--------------|-----------------------------------------------------| | 0 | Disabled | The capture mode is disabled. | | 1 | Pos. Edge | Capture is done with rising edge. | | 2 | Neg. Edge | Capture is done with falling edge. | | 3 | Both Edges | Capture is done with both rising and falling edges. | # Note: Simultaneous Capture and Capture Mode Selection Captures must not be performed simultaneously with switching from compare to capture mode. Otherwise, the result in the capture/compare register will be unpredictable. The recommended instruction flow is: 1) Modify the control register to switch from compare to capture. 2) Capture For example: BIS #CAP,&CCTL2 ; Select capture with register CCR2 XOR #CCIS1,&CCTL2 ; Software capture: CCIS0 = 0 ; Capture mode = 3 # 11.5.4 Timer\_A Interrupt Vector Register Two interrupt vectors are associated with the 16-bit Timer\_A module: - □ CCR0 interrupt vector (highest priority) - ☐ TAIV interrupt vector for flags CCIFG1–CCIFGx and TAIFG. #### 11.5.4.1 CCR0 Interrupt Vector The interrupt flag associated with capture/compare register CCR0, as shown in Figure 11–30, is set if the timer value is equal to the compare register value. Figure 11-30. Capture/Compare Interrupt Flag Capture/compare register 0 has the highest Timer\_A interrupt priority, and uses its own interrupt vector. #### 11.5.4.2 Vector Word, TAIFG, CCIFG1 to CCIFG4 Flags The CCIFGx (other than CCIFG0) and TAIFG interrupt flags are prioritized and combined to source a single interrupt as shown in Figure 11–31. The interrupt vector register TAIV (shown in Figure 11–32) is used to determine which flag requested an interrupt. Figure 11-31. Schematic of Capture/Compare Interrupt Vector Word Figure 11–32. Vector Word Register The flag with the highest priority generates a number from 2 to 12 in the TAIV register as shown in Table 11–9. (If the value of the TAIV register is 0, no interrupt is pending.) This number can be added to the program counter to automatically enter the appropriate software routine without the need for reading and evaluating the interrupt vector. The software example in Section 11.5.4.3 shows this technique. Table 11-9. Vector Register TAIV Description | Interrupt<br>Priority | Interrupt Source | Short Form | Vector Register TAIV Contents | |-----------------------|----------------------|------------|-------------------------------| | Highest <sup>†</sup> | Capture/compare 1 | CCIFG1 | 2 | | | Capture/compare 2 | CCIFG2 | 4 | | | Reserved | | 6 | | | Reserved | | 8 | | | Timer overflow TAIFG | | 10 | | | Reserved | | 12 | | Lowest Reserved | | | 14 | | | No interrupt pending | | 0 | <sup>†</sup> Highest pending interrupt other than CCIFG0. CCIFG0 is always the highest priority Timer\_A interrupt. Accessing the TAIV register automatically resets the highest pending interrupt flag. If another interrupt flag is set, then another interrupt will be immediately generated after servicing the initial interrupt. For example, if both CCIFG1 and CCIFG2 are set, when the interrupt service routine accesses the TAIV register (either by reading it or by adding it directly to the PC), CCIFG1 will be reset automatically. After the RETI instruction of the interrupt service routine is executed, the CCIFG2 flag will generate another interrupt. ### Note: Writing to Read-Only Register TAIV Register TAIV should not be written to. If a write operation to TAIV is performed, the interrupt flag of the highest-pending interrupt is reset. Therefore, the requesting interrupt event is missed. Additionally, writing to this read-only register results in increased current consumption as long as the write operation is active. #### 11.5.4.3 Timer Interrupt Vector Register, Software Example The following software example describes the use of vector word TAIV and the handling overhead. The numbers at the right margin show the necessary cycles for every instruction. The example is written for continuous mode: the time difference to the next interrupt is added to the corresponding compare register. ``` ; Software example for the interrupt part Cycles Interrupt handler for Capture/Compare Module 0. The interrupt flag CCIFGO is reset automatically ОДОММТТ ; Start of handler Interrupt latency 6 5 RETT ; Interrupt handler for Capture/Compare Modules 1 to 4. ; The interrupt flags CCIFGx and TAIFG are reset by ; hardware. Only the flag with the highest priority ; responsible for the interrupt vector word is reset. TIM_HND ; Interrupt latency 6 ADD &TAIV,PC ; Add offset to Jump table 3 5 RETI ; Vector 0: No interrupt 2 JMP TIMMOD1 ; Vector 2: Module 1 ``` ``` 2 JMP TIMMOD2 ; Vector 4: Module 2 2 RETI ; Reserved RETI ; Reserved 2 ; Module 5. Timer Overflow Handler: the Timer Register is ; expanded into the RAM location TIMEXT (MSBs) TIMOVH ; Vector 10: TIMOV Flag INC TIMEXT ; Handle Timer Overflow 4 RETI 5 TIMMOD2 ; Vector 4: Module 2 ADD #NN,&CCR2 ; Add time difference ; Task starts here . . . RETI ; Back to main program TIMMOD1 ; Vector 2: Module 1 ADD #MM,&CCR1 ; Add time difference 5 . . . ; Task starts here RETI ; Back to main program ; The vector address may be different for different devices. ; ; Vector for Capture/Compare WORD TIM_HND ; Module 1..4 and timer overflow ; TAIFG TIMMOD0 ; Vector for Capture/Compare WORD ; Module 0 ``` If the FLL is turned off, then two additional cycles need to be added for a synchronous start of the CPU and system clock MCLK. The software overhead for different interrupt sources includes interrupt latency and return-from-interrupt cycles (but not the task handling itself), as described: | Capture/compare block CCR0 | 11 cycles | |-------------------------------------|-----------| | Capture/compare blocks CCR1 to CCR4 | 16 cycles | | Timer overflow TAIFG | 14 cycles | #### 11.5.4.4 Timing Limits With the TAIV register and the previous software, the shortest repetitive time distance t<sub>CRmin</sub> between two events using a compare register is: $$t_{CRmin} = t_{taskmax} + 16 \times t_{cycle}$$ With: t<sub>taskmax</sub> Maximum (worst case) time to perform the task during the interrupt routine (for example, incrementing a counter) t<sub>cvcle</sub> Cycle time of the system frequency MCLK The shortest repetitive time distance $t_{\text{CLmin}}$ between two events using a capture register is: $t_{CLmin} = t_{taskmax} + 16 x t_{cycle}$ # 11.6 Timer A UART The Timer\_A is uniquely capable of implementing a UART function, with the following features: Automatic start-bit detection – even from ultralow-power modes Hardware baud-rate generation Hardware latching of RXD and TXD data Baud rates of 75 to 115,200 baud Full-duplex operation This LIART implementation is different from other microcontroller This UART implementation is different from other microcontroller implementations where a UART may be implemented with general-purpose I/O and manual bit manipulation via software polling. Those implementations require great CPU overhead and therefore increase power consumption and decrease the usability of the CPU. The transmit feature uses one compare function to shift data through the output unit to the selected pin. The baud rate is ensured by reconfiguring the compare data with each interrupt. The receive feature uses one capture/compare function to shift pin data into memory through bit SCCIx. The receive start time is recognized by capturing the timer data with the negative edge of the input signal. The same capture/compare block is then switched to compare mode and the receive bits are latched automatically with the EQUx signal. The interrupt routine collects the bits for later software processing. Figure 11–33 illustrates the UART implementation. Figure 11–33. UART Implementation One capture/compare block is used when half-duplex communication mode is desired. Two capture/compare blocks are used for full-duplex mode. Figure 11–34 illustrates the capture/compare timing for the UART. Figure 11-34. Timer\_A UART Timing A complete application note including connection diagrams and complete software listing may be found at www.ti.com/sc/msp430. # Chapter 12 # Timer\_B This section describes the basic functions of the MSP430 general-purpose 16-bit Timer\_B. Timer\_B implementation differs among MSP430 devices. Always check the device's data sheet to determine the connections and the number of identical capture/compare registers. Also, the data sheets use additional nomenclature to indicate the number of capture/compare registers implemented for a specific device. For example, if *Timer\_B3* is discussed in a data sheet, then that device's implementation of Timer\_B contains 3 capture/compare registers. In its default condition, Timer\_B operates identically to Timer\_A, except the SCCI bit is not implemented on Timer\_B. #### Note: Throughout this chapter, the word *count* is used in the text. As used in these instances, it refers to the literal act of counting. It means that the counter must be in the process of counting for the action to take place. If a particular value is directly written to the counter, then the associated action will not take place. For example, the TBCCR0 interrupt flag is set when the timer *counts up to* the value in TBCCR0 compare latch TBCL0. The counter *must count* from TBCL0 –1 to TBCL0. If the TBCL0 value were simply written directly to the timer with software, the interrupt flag would *not* be set, even though the values in the timer and TBCL0 would be the same. | lopic | C F | age | |-------|--------------------------|------| | 12.1 | Introduction | 12-2 | | 12.2 | Timer_B Operation | 12-5 | | 12.3 | Timer Modes | 12-8 | | 12.4 | Capture/Compare Blocks 1 | 2-15 | | 12.5 | The Output Unit | 2-23 | | 12.6 | Timer_B Registers 1 | 2-29 | #### 12.1 Introduction 16-bit counter with 4 operating modes and four selectable lengths (8-bit, 10-bit, 12-bit, or 16-bit) Selectable and configurable clock source Up to seven independently-configurable capture/compare registers with configurable inputs and double-buffered compare registers. Timer\_B is an extremely versatile timer made up of : Up to seven individually-configurable output modules with eight output modes Timer\_B can support multiple, simultaneous, timings; multiple capture/compares; multiple output waveforms such as PWM signals; and any combination of these. In addition, with the double-buffering of compare data, multiple PWM periods can be updated simultaneously. Additionally, Timer\_B has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers on captures or compares. Each capture/compare block is individually configurable and can produce interrupts on compares or on rising, falling or both edges of an external capture signal. The block diagram of Timer\_B is shown in Figure 12–1. # 12.1.1 Similarities and Differences From Timer\_A Timer\_B is almost identical to Timer\_A (except for a few enhancements noted below) and operates identically to Timer A in it's default condition. Timer\_B is different from Timer\_A in the following ways: - 1) The length of Timer\_B is programmable to be 8, 10, 12, or 16 bits, whereas Timer\_A is only a 16-bit timer. - 2) The SCCI bit functionality of the capture/compare registers of Timer\_A is not implemented in Timer B. - The function of the capture/compare registers for the compare mode of Timer\_B has changed slightly. - 4) On some devices a pin is implemented to put all Timer\_B outputs into a high-impedance state. Check the device data sheet for the presence of this pin. On Timer\_A, the capture/compare register CCRx holds the data for the comparison to the timer value. On Timer\_B, each TBCCRx acts as a buffer for a compare latch, and the compare latch holds the data used for the comparison. So, compare data is written to each capture/compare register in both timers; however, in Timer\_B, the compare data is then transferred to the compare latch for the comparison. The timing of the transfer of the compare data from each TBCCRx register to the corresponding compare latch (TBCLx) is user-selectable to be either immediate, or on a timer event. See section 12.4.2.1 for a complete discussion on using and configuring the compare latches. The addition of the compare latch gives the user more control over when exactly a compare period updates. In addition, multiple compare latches may be grouped together allowing the compare period of multiple compare registers to be updated simultaneously. This is useful, for example, when there is a need to change the period or duty cycle of multiple PWM signals simultaneously. It is useful to note that in Timer\_B's default condition, the compare data is immediately transferred from each TBCCRx register to the corresponding compare latch. Therefore, in the default condition, the compare mode of Timer\_B functions identically to the compare mode of Timer\_A. Figure 12-1. Timer\_B Block Diagram # 12.2 Timer\_B Operation The 16-bit timer has four modes of operation selectable with the MC0 and MC1 bits in the TBCTL register and four selectable lengths, also configured in the TBCTL register. The timer increments or decrements (depending on mode of operation) with each rising edge of the clock signal. The timer can be read or written to with software. Additionally, the timer can generate an interrupt with its ripple-carry output when it overflows. ### 12.2.1 Timer Length Timer\_B is configurable to operate as a true 8-bit, 10-bit, 12-bit, or 16-bit timer. The length of the counter is configured in the TBCTL register. Leading bits are read as zero in 8-bit, 10-bit, and 12-bit mode. Data written to the TBR register in 8-bit, 10-bit, and 12-bit mode will show leading 0s. The maximum count value, TBR<sub>(max)</sub>, for the various lengths is: | Timer_B Configuration | TBR <sub>(max)</sub> | | |-----------------------|----------------------|--| | 16-bit | 0FFFFh | | | 12-bit | 0FFFh | | | 10-bit | 03FFh | | | 8-bit | 0FFh | | #### 12.2.2 Timer Mode Control The timer has four modes of operation as shown in Figure 12–2 and described in Table 12–1: stop, up, continuous, and up/down. The operating mode is software selectable with the MC0 and MC1 bits in the TBCTL register. Figure 12–2. Mode Control $\dagger$ Length is selectable for 8-, 10-, 12-, or 16-bit operation. Table 12–1. Timer Modes | Mode Control | | | | |--------------|-----|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MC1 | MC0 | Mode | Description | | 0 | 0 | Stop | The timer is halted. | | 0 | 1 | Up | The timer counts upward until its value is equal to the value of compare latch TBCL0. Note: If TBCL0 > TBR <sub>(max)</sub> , the counter counts to zero with the next rising edge of timer clock. | | 1 | 0 | Continuous | The timer counts upward continuously. The maximum value of TBR [TBR <sub>(max)</sub> ] is: 0FFFFh for 16-bit configuration 00FFFh for 12-bit configuration 003FFh for 10-bit configuration 000FFh for 8-bit configuration | | 1 | 1 | Up/Down | The timer counts up until the timer value is equal to compare latch 0 and then it counts down to zero. Note: If TBCL0 > TBR $_{(max)}$ , the counter operates as if it were configured for continuous mode. It will not count down from TBR $_{(max)}$ to zero. | #### 12.2.3 Clock Source Select and Divider The timer clock can be sourced from internal clocks (i.e. ACLK, MCLK or SMCLK) or from an external source (TBCLK) as shown in Figure 12–3. The clock source is selectable with the TBSSEL0 and TBSSEL1 bits in the TBCTL register. It is important to note, that when changing the clock source for the timer, errant timings can occur. For this reason stopping the timer before changing the clock source is recommended. The selected clock source may be passed directly to the timer or divided by 2,4, or 8, as shown in Figure 12–4. The ID0 and ID1 bits in the TBCTL register select the clock division. Note that the input divider is reset by a POR signal or by setting the TBCLR bit in the TBCTL register (see chapter 3, *System Resets, Interrupts, and Operating Modes*, for more information on the POR signal). Otherwise, the input divider remains unchanged when the timer is modified. The state of the input divider is invisible to software. Figure 12-3. Schematic of 16-Bit Timer <sup>†</sup> Length is selectable for 8-, 10-, 12-, or 16-bit operation. Figure 12-4. Schematic of Clock Source Select and Input Divider # 12.2.4 Starting the Timer The timer may be started or restarted in a variety of ways: - Release Halt Mode: The timer *counts* in the selected direction when a timer mode other than stop mode is selected with the MCx bits. - ☐ Halted by TBCL0 = 0, restarted by TBCL0 > 0 when the mode is either up or up/down: When the timer mode is selected to be either up or up/down, the timer may be stopped by loading 0 in compare latch 0 (TBCL0) via capture/compare register (TBCCR0). The timer may then be restarted by loading a nonzero value to TBCL0. In this scenario, the timer starts incrementing in the up direction from zero. - ☐ Setting the TBCLR bit in TBCTL register: Setting the TBCLR bit in the TBCTL register clears the timer value and input clock divider value. The timer increments upward from zero with the next clock cycle as long as stop-mode is not selected with the MCx bits. - ☐ TBR is loaded with 0: When the counter (TBR register) is loaded with zero with a software instruction the timer increments upward from zero with the next clock cycle as long as stop-mode is not selected with the MCx bits. #### 12.3 Timer Modes ### 12.3.1 Timer—Stop Mode Stopping and starting the timer is done simply by changing the mode control bits (MCx). The value of the timer is not affected. When the timer is stopped from up/down mode and then restarted in up/down mode, the timer counts in the same direction as it was counting before it was stopped. For example, if the timer is in up/down mode and counting in the down direction when the MCx bits are reset, when they are set back to the up/down direction, the timer starts counting in the down direction from its previous value. If this is not desired in an application, the TBCLR bit in the TBCTL register can be used to clear this direction memory feature. # 12.3.2 Timer—Up Mode The up mode is used if the timer period must be different from the $\mathsf{TBR}_{(max)}$ clock cycles of the continuous mode periods. The capture/compare register $\mathsf{TBCCR0}$ data defines the timer period. The counter *counts* up to the content of compare latch TBCL0, as shown in Figure 12–5. When the timer value and the value of compare latch TBCL0 are equal (or if the timer value is greater than the TBCL0 value), the timer restarts counting from zero. Figure 12-5. Timer Up Mode Flag CCIFG0 is set when the timer equals the TBCL0 value. The TBIFG flag is set when the timer *counts* from TBCL0 to zero. All interrupt flags are set independently of the corresponding interrupt enable bit, but an interrupt is requested only if the corresponding interrupt enable bit and the GIE bit are set. Figure 12–6 shows the flag set cycle. Figure 12-6. Up Mode Flag Setting #### 12.3.2.1 Timer in Up Mode—Changing the Period Register TBCL0 Value, Immediate Mode for TBCL0 Changing the timer period register TBCL0 while the timer is running and when the transfer mode from TBCCR0 is *immediate* can be a little tricky. When the new period is greater than or equal to the old period, the timer simply counts up to the new period and no special attention is required (see Figure 12–7). However, when the new period is less than the old period, the phase of the timer clock during the TBCL0 update affects how the timer reacts to the new period. If the new, smaller period is transferred from TBCCR0 to TBCL0 during a high phase of the timer clock, then the timer rolls to zero (or begins counting down when in the up/down mode) on the next rising edge of the timer clock. However, if the new, smaller period is written during a low phase of the timer clock, then the timer continues to increment with the old period for one more clock cycle before adopting the new period and rolling to zero (or beginning counting down). This is shown in Figure 12–8. #### Note: If $TBCL0 > TBR_{(max)}$ , the counter rolls to zero with the next rising edge of timer clock. Figure 12-7. New Period > Old Period Figure 12–8. New Period < Old Period † Up mode: 0; up/down mode: n-1 † Up mode: 0; up/down mode: n #### 12.3.3 Timer—Continuous Mode The continuous mode is used if the timer period of TBR<sub>(max)</sub> clock cycles is used for the application. A typical application of the continuous mode is to generate multiple, independent timings. In continuous mode, the capture/compare block 0 works in the same way as the other capture/compare blocks. The capture/compare blocks and different output modes of each output unit are useful to capture timer data based on external events or to generate various different types of output signals. Examples of the different output modes used with timer-continuous mode are shown in Figure 12–25. In continuous mode, the timer starts counting from its present value. The counter counts up to TBR<sub>(max)</sub> and restarts by counting from zero as shown in Figure 12–9. The maximum value of TBR [TBR<sub>(max)</sub>] in continuous mode is: 0FFFh for 16-bit configuration 00FFFh for 12-bit configuration 003FFh for 10-bit configuration 000FFh for 8-bit configuration Figure 12-9. Timer Continuous Mode The TBIFG flag is set when the timer *counts* from TBR<sub>(max)</sub> to zero. The interrupt flag is set independently of the corresponding interrupt enable bit, as shown in Figure 12–10. An interrupt is requested if the corresponding interrupt enable bit and the GIE bit are set. Figure 12–10. Continuous Mode Flag Setting #### 12.3.3.1 Timer—Use of the Continuous Mode The continuous mode can be used to generate time intervals for the application software. Each time an interval is completed, an interrupt can be generated. In the interrupt service routine of this event, the time until the next event is added to capture/compare register TBCCRx (and subsequently compare latch TBCLx) as shown in Figure 12–11. Up to seven independent time events can be generated using all seven capture/compare blocks. Figure 12–11. Output Unit in Continuous Mode for Time Intervals Time intervals can be produced with other modes as well, where capture/compare block 0 is used to determine the period. Their handling is more complex since the sum of the old TBCCRx data and the new period can be higher than the TBCL0 value. When the sum TBCCRxold plus $\Delta t$ is greater than the TBCL0 data, the old TBCCR0 value must be subtracted to obtain the correct time interval. # 12.3.4 Timer—Up/Down Mode The up/down mode is used if the timer period must be different from the TBR<sub>(max)</sub> clock cycles, and if symmetrical pulse waveform generation is needed. In up/down mode, the timer counts up to the content of compare latch TBCL0, then back down to zero, as shown in Figure 12–12. The period is twice the value in the TBCL0 latch. #### Note: If TBCL0 > TBR $_{(max)}$ , the counter operates as if it were configured for continuous mode. It will not count down from TBR $_{(max)}$ to zero. Figure 12-12. Timer Up/Down Mode The up/down mode also supports applications that require dead times between output signals. For example, to avoid overload conditions, two outputs driving an H-bridge must never be in a high state simultaneously. In the following example (see Figure 12–13), the t<sub>dead</sub> is: $$t_{dead} = t_{timer} \times (TBCL1 - TBCL3) =$$ With: t<sub>dead</sub> Time during which both outputs need to be inactive t<sub>timer</sub> Cycle time of the timer clock TBCLx Content of compare latch x #### Note: The dead time is ensured by the ability to simultaneously load the compare latches. Figure 12–13. Output Unit in Up/Down Mode (II) The count direction is always latched with a flip-flop (Figure 12–14). This is useful because it allows the user to stop the timer and then restart it in the same direction it was counting before it was stopped. For example, if the timer was counting down when the MCx bits were reset, then it will continue counting in the down direction if it is restarted in up/down mode. If this is not desired, the TBCLR bit in the TBCTL register must be used to clear the direction. Note that the TBCLR bit affects other setup conditions of the timer. Refer to section 12.6 for a discussion of the Timer\_B registers. Figure 12-14. Timer Up/Down Direction Control In up/down mode, the interrupt flags (CCIFG0 and TBIFG) are set at equal time intervals (Figure 12–15). Each flag is set only once during the period, but they are separated by 1/2 the timer period. CCIFG0 is set when the timer *counts* from TBCL0–1 to TBCL0, and TBIFG is set when the timer completes *counting* down from 0001h to 0000h. Each flag is capable of producing a CPU interrupt when enabled. Figure 12-15. Up/Down Mode Flag Setting # 12.3.4.1 Timer In Up/Down Mode—Changing the Value of Period Register TBCL0, Immediate Mode for TBCL0 Changing the period value while the timer is running in up/down mode and the transfer mode for TBCL0 is *immediate* is even trickier than in up mode. Like in up mode, the phase of the timer clock when TBCL0 is changed affects the timer's behavior. Additionally, in up/down mode, the direction of the timer also affects the behavior. If the timer is counting in the up direction when the new period is transferred from TBCCR0 to TBCL0, the conditions in the up/down mode are identical to those in the up mode. See section 12.3.2.1 for details. However, if the timer is counting in the down direction when TBCL0 is updated, it continues its descent until it reaches zero. The new period takes effect only after the counter finishes counting down to zero. See Figure 12–16. # Note: If $TBCL0 > TBR_{(max)}$ , the counter operates as if it were configured for continuous mode. It will not count down from $TBR_{(max)}$ to zero. Figure 12–16. Altering TBCL0—Timer in Up/Down Mode # 12.4 Capture/Compare Blocks Seven identical capture/compare blocks (shown in Figure 12–17) provide flexible control for real-time processing. Any one of the blocks may be used to capture the timer data at an applied event, or to generate time intervals. Each time a capture occurs or a time interval is completed, interrupts can be generated from the applicable capture/compare register. The mode bit CAPx, in control word TBCCTLx, selects the compare or capture operation and the capture mode bits CCMx1 and CCMx0 in control word TBCCTLx define the conditions under which the capture function is performed. Both the interrupt enable bit CCIEx and the interrupt flag CCIFGx are used for capture and compare modes. CCIEx enables the corresponding interrupt. CCIFGx is set on a capture or compare event. The capture inputs CCIxA and CCIxB are connected to external pins or internal signals. Different MSP430 devices may have different signals connected to CCIxA and CCIxB. The data sheet should always be consulted to determine the Timer\_B connections for a particular device. Figure 12–17. Capture/Compare Blocks # 12.4.1 Capture/Compare Block—Capture Mode The capture mode is selected if the mode bit CAPx, located in control word TBCCTLx, is set. The capture mode is used to fix time events. It can be used for speed computations or time measurements. The timer value is copied into the capture register (TBCCRx) with the selected edge (positive, negative, or both) of the input signal. Captures may also be initiated by software as described in section 11.4.1.1. If a capture is performed: - ☐ The interrupt flag CCIFGx, located in control word TBCCTLx, is set. - ☐ An interrupt is requested if both interrupt enable bits CCIEx and GIE are set. The input signal to the capture/compare block is selected using control bits CCISx1 and CCISx0, as shown in Figure 12–18. The input signal can be read at any time by the software by reading bit CCIx. Figure 12–18. Capture Logic Input Signal The capture signal can also be synchronized with the timer clock to avoid race conditions between the timer data and the capture signal. This is illustrated in Figure 12–19. The bit SCSx in capture/compare control register TBCCTLx selects the capture signal synchronization. Figure 12–19. Capture Signal Applications with slow timer clocks can use the nonsynchronized capture signal. In this scenario the software can validate the data and correct it if necessary as shown in the following example: ``` ; Software example for the handling of asynchronous ; capture signals ; The data of the capture/compare register TBCCRx are ; taken by the software in the according interrupt routine ; - they are taken only after a CCIFG was set. ; The timer clock is much slower than the system clock ; MCLK. TBCCRx Int hand ... ; Start of interrupt ; handler . . . . . . &TBCCRx,&TBR; Test if the data CMP ; TBCCRX = TBR JEQ Data_Valid MOV &TBR,&TBCCRx; The data in TBCCRx is ; wrong, use the timer data Data_Valid ; The data in TBCCRx are ; valid RETI ``` Overflow logic is provided with each capture/compare register to flag the user if a second capture is performed before data from the first capture was read successfully. Bit COVx in register TBCCTLx is set when this occurs as shown in Figure 12–20. Figure 12-20. Capture Cycle Overflow bit COVx is reset by the software as described in the following example: ``` ; Software example for the handling of captured data ; looking for overflow condition ; The data of the capture/compare register TBCCRx are ; taken by the software and immediately with the next ; instruction the overflow bit is tested and a decision is ; made to proceed regularly or with an error handler TBCCRx_Int_hand ... ; Start of handler Interrupt . . . . . . MOV &TBCCRx,RAM_Buffer BIT #COV, &TBCCTLx JNZ Overflow_Hand ; correct capture data . . . RETI Overflow_Hand BIC #COV,&TBCCTLx ; reset capture ; overflow flag ; get back to lost ; synchronization ; Proceed . . . RETI ``` #### Note: Capture With Timer Halted The capture should be disabled when the timer is halted. The sequence to follow is: stop the capture, then stop the timer. When the capture function is restarted, the sequence should be: start the capture, then start the timer. #### 12.4.1.1 Capture/Compare Block, Capture Mode—Capture Initiated by Software In addition to internal and external signals, captures can be initiated by software. This is useful for various purposes, such as: | To measure time used by software routines | |-------------------------------------------| | To measure time between hardware events | | To measure the system frequency | Two bits, CCISx1 and CCISx0, and the capture mode selected by bits CCMx1 and CCMx0 are used by the software to initiate the capture. The simplest realization is when the capture mode is selected to capture on both edges of CCIx and bit CCISx1 is set. Software then toggles bit CCISx0 to switch the capture signal between V<sub>CC</sub> and GND, initiating a capture each time the input is toggled, as shown in Figure 12–21. Figure 12–21. Software Capture Example The following is a software example of a capture performed by software: ``` ; The data of capture/compare register TBCCRx are taken ; by the software. It is assumed that CCMx1, CCMx0, and ; CCISx1 bits are set. Bit CCIS0 selects the CCIx ; signal to be high or low. ; ; ... XOR #CCISx0, &TBCCTLx ... ... ... ... ... ``` ### 12.4.2 Capture/Compare Block—Compare Mode The compare mode is selected if the CAPx bit, located in control word TBCCTLx, is reset. In compare mode all the capture hardware circuitry is inactive and the capture-mode overflow logic is inactive. The compare mode is most often used to generate interrupts at specific time intervals or used in conjunction with the output unit to generate output signals such as PWM signals. The compare data is double-buffered. The software writes the compare data to the capture/compare register, but the data is transferred to the compare latch TBCLx to be compared by the compare logic. The transfer of the compare data from the TBCCRx register to the compare latch is user-selectable to be either immediate or dependent upon a timer event. This double buffering allows the user to update multiple compare values simultaneously. This is useful for example with PWM signals where the period or duty cycle of multiple signals needs to be updated simultaneously. See section 12.4.2.1 for more discussion on how to use and configure the compare latches. If the timer becomes equal to the value in compare latch TBCLx, then: | Interrupt flag CCIFGx, located in control word TBCCTLx, is set. | |-----------------------------------------------------------------------------------------------------------------------| | An interrupt is requested if interrupt enable bits CCIEx and GIE are set. | | Signal EQUx is output to the output unit. This signal affects the output OUTx, depending on the selected output mode. | The EQU0 signal is true when the timer value is greater or equal to the TBCL0 value. The EQU1 to EQUx signals are true when the timer value is equal to the corresponding TBCL1 to TBCLx values. ## 12.4.2.1 Capture/Compare Block—Compare Mode—Compare Latch TBCLx The compare logic uses the data in the compare latch for its comparison with the timer value. The compare data is first written by software to the capture/compare register TBCCRx and then automatically transferred to the compare latch on a user-selectable load event. The load event is selected with the CLLDx bits in each TBCCTLx register. In addition, the compare latches may be grouped together so that each compare latch in a group is updated simultaneously on the load event. All compare latches may be grouped together in a single group, or they may be grouped in groups of two or three compare latches. The grouping is configured with the TBCLGRP bits in the TBCTL register. When using groups, the CLLDx bits of the lowest numbered TBCCRx register in the group determine the load event for each compare latch of the group except when all seven compare latches are grouped together (TBCLGRP=3). For example, if a user selects the compare latches to be grouped in groups of three, then there are two groups of three: TBCL1, TBCL2, and TBCL3 form one group, and TBCL4, TBCL5, and TBCL6 form the other group. In this scenario, the CLLDx bits for TBCL1 determine the load event for the first group, and the CLLDx bits for TBCL4 determine the load event for the second group. The CLLDx bits in TBCCTL2, TBCCTL3, TBCCTL5, and TBCCTL6 are unused. When all compare latches are grouped together (TBCLGRP=3), then the CLLDx bits in TBCL1 determine the load event. When using groups, two conditions must exist for the compare latches to be loaded. First, all TBCCRx registers of the group must be updated (except when using immediate mode); second, the load event must occur. This means that if a user intends to retain any TBCCRx register data of a group when updating the group, the old data must be written to the TBCCRx register again. Otherwise, the compare latches will not be updated. The CLLDx bits in the applicable TBCCTLx register select the load event. There are four choices for the load event: | Immediate | |-------------------------------------------------------------------------------------------------------------------------------| | When the Timer_B register (TBR) counts to 0 | | Continuous mode or up mode – when TBR <i>counts</i> to 0 Up/down mode – when TBR <i>counts</i> to TBCL0 or <i>counts</i> to 0 | | When TBR counts to TBCLx | Timer\_B The groupings and load conditions are summarized below in Table 12–2. Table 12–2. Compare Latch Operating Modes | TBCLGRP | CLLDx From<br>Lowest | Counter | | Loa | nd Conditions <sup>†</sup> (load | d TBCCRx data to | compare latch TBC | CLx) | | |---------|-------------------------------------|---------|-----------------------------|--------------------------------------------|----------------------------------------------------------------------------------|--------------------------------------------|------------------------------------------------|--------------------------------------------|------------------------------------------------| | | TBCCTLx in<br>Group (see<br>Note 1) | e MCx | x = 0 | x = 1 | x = 2 | x = 3 | x = 4 | x = 5 | x = 6 | | | 0 | 0–3 | Immediate | | 1 | 1–3 | TBR counts to 0 | | | 1,2 | TBR counts to 0 | 0 | 2 | 3 | TBR counts to 0 or to TBCL0 | | 3 | 1–3 | TBR counts to TBCL0 | TBR counts to TBCL1 | TBR counts to TBCL2 | TBR counts to TBCL3 | TBR counts to TBCL4 | TBR counts to TBCL5 | TBR counts to TBCL6 | | | 0 | 0–3 | Immediate | when the corresp | TBCL1, TBCL2 loaded immediately when the corresponding TBCCRx register is loaded | | aded immediately<br>conding TBCCRx<br>s loaded | | aded immediately<br>conding TBCCRx<br>s loaded | | | 1 | 1–3 | TBR counts to 0 | TBCL1, TBC<br>simultaneously w<br>to | | TBCL3, TBC<br>simultaneously w<br>to | hen TBR counts | simultaneously w | CL6 updated<br>hen TBR counts<br>0 | | 1 | 2 | 1,2 | TBR counts to 0 | TBCL1, TB0<br>simultaneous<br>count | | | CL4 updated busly when unts to 0 | simultaneo | CL6 updated<br>busly when<br>unts to 0 | | | | 3 | TBR counts to 0 or to TBCL0 | TBCL1, TBC<br>simultaneously wh<br>0 or to | CL2 updated<br>nen TBR counts to<br>TBCL0 | TBCL3, TBC<br>simultaneously wh<br>0 or to | nen TBR counts to | TBCL5, TBC<br>simultaneously wh<br>0 or to | | | † T' | 3 | 1–3 | TBR counts to TBCL0 | TBR counts to TBCL1 | TBR counts to TBCL2 | TBR counts to TBCL3 | TBR counts to TBCL4 | TBR counts to TBCL5 | TBR counts to TBCL6 | <sup>†</sup> Timer\_B3 has only three CCR blocks: TBCCR0, TBCCR1, and TBCCR2. The load conditions for TBCL3/4/5/6 are not relevant and can be ignored. 12-22 Table 12–2. Compare Latch Operating Modes (Continued) | TBCLGRP | CLLDx From<br>Lowest<br>TBCCTLx in<br>Group (see<br>Note 1) | st Counter<br>x in Mode<br>see MCx | Load Conditions (load TBCCRx data to compare latch TBCLx) | | | | | | | | |---------|-------------------------------------------------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------|-----------------------------------|-----------------------------------------------------------------|-----------------------------------------|---------------------|--| | | | | x = 0 | x = 1 | x = 2 | x = 3 | x = 4 | x = 5 | x = 6 | | | 0 | | 0–3 | Immediate | TBCL1, TBCL2, correspond | TBCL3 loaded imme<br>ling TBCCRx registe | ediately when the<br>er is loaded | | TBCL6 loaded immeding TBCCRx registe | | | | | 1 | 1–3 | TBR counts to 0 | TBCL1, TBCL2, TBCL3 updated simultaneously when TBR counts to 0 | | | TBCL4, TBCL5, | TBCL6 updated sime<br>TBR counts to 0 | ultaneously when | | | 2† | 2 | 1,2 | TBR counts to 0 | TBCL1, TBCL2, TBCL3 updated simultaneously when TBR counts to 0 | | | TBCL4, TBCL5, TBCL6 updated simultaneously when TBR counts to 0 | | | | | | | 3 | TBR counts to 0 or to TBCL0 | | TBCL3 updated simu counts to 0 or to TE | | | TBCL6 updated sime counts to 0 or to TE | | | | | 3 | 1–3 | TBR counts to TBCL0 | TBR counts to TBCL1 | TBR counts to TBCL2 | TBR counts to TBCL3 | TBR counts to TBCL4 | TBR counts to TBCL5 | TBR counts to TBCL6 | | | | 0 | 0–3 | TBCL0, TBCL1, TBCL2, TBCL3, TBCL4, TBCL5, TBCL6 Loaded immediately when the corresponding TBCCRx register is load | | | | | gister is loaded. | | | | | 1 | 1–3 | TE | TBCL0,TBCL1, TBCL2, TBCL3, TBCL4, TBCL5, TBCL6 updated simultaneously when TBR counts to 0 | | | | | | | | 3‡ | | 1,2 | TE | TBCL0,TBCL1, TBCL2, TBCL3, TBCL4, TBCL5, TBCL6 updated simultaneously wh | | | | when TBR counts to | 0 | | | 3+ | 2 | 3 | TBCL0,T | BCL1, TBCL2, TBC | CL3, TBCL4, TBCL5, | TBCL6 updated sir | nultaneously when <sup>-</sup> | TBR counts to 0 or to | o TBCL0 | | | | 3 | 1–3 | TBR counts to TBCL0 | TBR counts to TBCL1 | TBR counts to TBCL2 | TBR counts to TBCL3 | TBR counts to TBCL4 | TBR counts to TBCL5 | TBR counts to TBCL6 | | <sup>†</sup> Timer\_B3 has only three CCR blocks: No triple group is possible with 3 CCR's. If TBCLGRP=2 then it is treated as TBCLGRP=1. Notes: 1) When using groups, load mode for the group is selected with the CLLDx bits of the lowest numbered TBCCTLx register in the group (except when TBCLGRP=3). For example, when grouped by 2, the CLLDx bits of TBCCTL3 determine the load mode for TBCL3 and TBCL4. When grouped by 3, the CLLDx bits of TBCCTL4 determine the load mode for TBCL4, TBCL5, and TBCL6, etc. When TBCLGRP=3 the CLLDx bits from TBCTL1 are used. - 2) When using groups, all TBCCRx registers must be updated with new data before the load will take place (except when using immediate mode), even if new data = old data. When using immediate mode, each compare latch is updated immediately when its corresponding TBCCRx register is updated. - 3) When using groups, different load modes may be selected for each group. For example, when grouped by 3, immediate mode may be selected (via CLLDx bits in TBCCTL1) for TBCL1, TBCL2, and TBCL3, and mode 2 may be selected (via CLLDx bits in TBCCTL4) for TBCL4, TBCL5, and TBCL6. <sup>‡</sup>Timer\_B3 has only three CCR blocks: TBCCR0, TBCCR1, and TBCCR2 are one group (TBCLGRP=3, CLLDx={0, 1, 2}). # 12.5 The Output Unit Each capture/compare block contains an output unit shown in Figure 12–22. The output unit is used to generate output signals such as PWM signals. Each output unit has eight operating modes that can generate a variety of signals based on the EQU0 and EQUx signals. The output mode is selected with the OMx bits located in the TBCCTLx register. Figure 12–22. Output Unit **Note:** OUTx signal updates with rising edge of timer clock for all modes except mode 0. Modes 2, 3, 6, 7 not useful for output unit 0. #### 12.5.1 Output Unit – Output Modes The output modes are defined by the OMx bits and are discussed below. The OUTx signal is changed with the rising edge of the timer clock for all modes except mode 0. Output modes 2, 3, 6, and 7 are not useful for output unit 0. Output mode 0: Output mode: The output signal OUTx is defined by the OUTx bit in control register TBCCTLx. The OUTx signal updates immediately upon completion of writing the bit information. Output mode 1: Set mode: The output is set when the timer value becomes equal to compare data TBCLx. It remains set until a reset of the timer, or until another output mode is selected to control the output. Output mode 2: PWM toggle/reset mode: The output is toggled when the timer value becomes equal to compare data TBCLx. It is reset when the timer value becomes equal to TBCL0. Output mode 3: PWM set/reset mode: The output is set when the timer value becomes equal to compare data TBCLx. It is reset when the timer value becomes equal to TBCL0. Output mode 4: Toggle mode: The output is toggled when the timer value becomes equal to compare data TBCLx. The output period is double the timer period. Output mode 5: Reset mode: The output is reset when the timer value becomes equal to compare data TBCLx. It remains reset until another output mode is selected to control the output. Output mode 6: PWM toggle/set mode: The output is toggled when the timer value becomes equal to compare data TBCLx. It is set when the timer value becomes equal to TBCL0. Output mode 7: PWM toggle/set mode: The output is reset when the timer value becomes equal to compare data TBCLx. It is set when the timer value becomes equal to TBCL0. # 12.5.2 Output Control Block The output control block prepares the value of the OUTx signal, which is latched into the OUTx flip-flop with the next positive timer clock edge, as shown in Figure 12–23 and Table 12–3. The equal signals EQUx and EQU0 are sampled during the negative level of the timer clock, as shown in Figure 12–23. Figure 12–23. Output Control Block EQU0 delayed is used in up mode, not EQU0. EQU0 is active high when TBR = TBCL0. EQU0 delayed is active high when TBR = 0. Table 12-3. State of OUTx at Next Rising Edge of Timer Clock | Mode | EQU0 | EQUx | D | |------|------|------|------------------| | 0 | Х | Х | x(OUTx bit) | | 1 | X | 0 | OUTx (no change) | | | X | 1 | 1 (set) | | 2 | 0 | 0 | OUTx (no change) | | | 0 | 1 | OUTx (toggle) | | | 1 | 0 | 0 (reset) | | | 1 | 1 | 1 (set) | | 3 | 0 | 0 | OUTx (no change) | | | 0 | 1 | 1 (set) | | | 1 | 0 | 0 (reset) | | | 1 | 1 | 1 (set) | | 4 | х | 0 | OUTx (no change) | | | X | 1 | OUTx (toggle) | | 5 | X | 0 | OUTx (no change) | | | X | 1 | 0 (reset) | | 6 | 0 | 0 | OUTx (no change) | | | 0 | 1 | OUTx (toggle) | | | 1 | 0 | 1 (set) | | | 1 | 1 | 0 (reset) | | 7 | 0 | 0 | OUTx (no change) | | | 0 | 1 | 0 (reset) | | | 1 | 0 | 1 (set) | | - | 1 | 1 | 0 (reset) | # 12.5.3 Output Examples The following are some examples of possible output signals using the various timer and output modes. # 12.5.3.1 Output Examples—Timer in Up Mode The OUTx signal is changed when the timer *counts* up to the TBCLx value, and rolls from TBCL0 to zero, depending on the output mode, as shown in Figure 12–24. Figure 12–24. Output Examples—Timer in Up Mode # 12.5.3.2 Output Examples—Timer in Continuous Mode The OUTx signal is changed when the timer reaches the TBCLx and TBCL0 values, depending on the output mode, as shown in Figure 12–25. Figure 12–25. Output Examples—Timer in Continuous Mode # 12.5.3.3 Output Examples – Timer in Up/Down Mode The OUTx signal changes when the timer equals TBCLx in either count direction and when the timer equals TBCL0, depending on the output mode, as shown in Figure 12–26. Figure 12–26. Output Examples—Timer in Up/Down Mode (I) # 12.6 Timer\_B Registers The Timer\_B registers, described in Table 12–4, are word structured and must be accessed using word instructions. Table 12-4. Timer\_B Registers | Register | Short Form | Register Type | Address | Initial State | |--------------------------------|------------|---------------|---------|---------------| | Timer_B control | TBCTL | Read/write | 180h | POR reset | | Timer_B register | TBR | Read/write | 190h | POR reset | | Cap/com control 0 | TBCCTL0 | Read/write | 182h | POR reset | | Capture/compare 0 | TBCCR0 | Read/write | 192h | POR reset | | Cap/com control 1 | TBCCTL1 | Read/write | 184h | POR reset | | Capture/compare 1 | TBCCR1 | Read/write | 194h | POR reset | | Cap/com control 2 | TBCCTL2 | Read/write | 186h | POR reset | | Capture/compare 2 | TBCCR2 | Read/write | 196h | POR reset | | Cap/com control 3 <sup>†</sup> | TBCCTL3 | Read/write | 188h | POR reset | | Capture/compare 3 <sup>†</sup> | TBCCR3 | Read/write | 198h | POR reset | | Cap/com control 4 <sup>†</sup> | TBCCTL4 | Read/write | 18Ah | POR reset | | Capture/compare 4 <sup>†</sup> | TBCCR4 | Read/write | 19Ah | POR reset | | Capture/compare 5 <sup>†</sup> | TBCCTL5 | Read/write | 18Ch | POR reset | | Capture/compare 5† | TBCCR5 | Read/write | 19Ch | POR reset | | Capture/compare 6 <sup>†</sup> | TBCCTL6 | Read/write | 18Eh | POR reset | | Capture/compare 6 <sup>†</sup> | TBCCR6 | Read/write | 19Eh | POR reset | | Interrupt vector | TBIV | Read | 11Eh | (POR reset) | <sup>†</sup> TBCCTL3 TO TBCCTL6 and TBCCR3 to TBCCR6 are implemented in '44x devices only. ## 12.6.1 Timer\_B Control Register TBCTL The timer and timer operation control bits are located in the timer control register (TBCTL) shown in Figure 12–27. All control bits are reset automatically by the POR signal, but are not affected by the PUC signal. The control register must be accessed using word instructions. Figure 12–27. Timer\_B Control Register TBCTL Bit 0: TBIFG: This flag indicates a timer overflow event. Up mode: TBIFG is set if the timer *counts* from TBCL0 value to 0000h. Continuous mode: TBIFG is set if the timer counts from $TBR_{(max)}$ to 0000h. Up/down mode: TBIFG is set if the timer *counts* down from 0001h to 0000h. Bit 1: Timer overflow interrupt enable (TBIE) bit. An interrupt request from the timer overflow bit is enabled if this bit is set, and is disabled if reset. Bit 2: Timer clear (TBCLR) bit. The timer and input divider are reset with the POR signal, or if bit TBCLR is set. The TBCLR bit is automatically reset and is always read as zero. The timer starts in the upward direction with the next valid clock edge, unless halted by cleared mode control bits. Bit 3: Not used Bits 4, 5: Mode control: Table 12–5 describes the mode control bits. Table 12-5. Mode Control | MC1 | MC0 | Count Mode | Description | |-----|-----|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Stop | Timer is halted. | | 0 | 1 | Up to TBCCR0 | Timer counts up to TBCL0 and restarts at 0. Note: If TBCL0 > TBR <sub>(max)</sub> , the counter counts to zero with the next rising edge of timer clock. | | 1 | 0 | Continuous up | Timer counts up to TBR <sub>(max)</sub> and restarts at 0. The maximum value of TBR [TBR <sub>(max)</sub> ] is: 0FFFFh for 16-bit configuration 00FFFh for 12-bit configuration 003FFh for 10-bit configuration 000FFh for 8-bit configuration | | 1 | 1 | Up/down | Timer continuously counts up to TBCCR0 and back down to 0. Note: If TBCCR0 > TBR <sub>(max)</sub> , the counter operates as if it were configured for continuous mode. It will not count down from TBR <sub>(max)</sub> to zero. | Bits 6, 7: Input divider control bits. Table 12–6 describes the clock-divider bits. Table 12-6. Input Clock Divider Control Bits | ID1 | ID0 | Operation | Description | |-----|-----|-----------|--------------------------------------------| | 0 | 0 | /1 | Input clock source is passed to the timer. | | 0 | 1 | /2 | Input clock source is divided by two. | | 1 | 0 | /4 | Input clock source is divided by four. | | 1 | 1 | /8 | Input clock source is divided by eight. | Bits 8, 9: Clock source selection bits. Table 12–7 describes the clock source selections. Table 12-7. Clock Source Selection | TBSSEL1 | TBSSEL0 | O/P Signal | Comment | |---------|---------|------------|--------------------------------------| | 0 | 0 | TBCLK | See data sheet device description | | 0 | 1 | ACLK | Auxiliary clock ACLK is used | | 1 | 0 | SMCLK | System clock SMCLK | | 1 | 1 | INCLK | See device description in data sheet | Bit 10: Unused Bits 11, 12: Configure 16-bit timer (TBR) for 8-bit, 10-bit, 12-bit, or 16-bit operation CNTL = 0: 16-bit length, $TBR_{(max)}$ is 0FFFH CNTL = 1: 12-bit length, $TBR_{(max)}$ is 0FFFH CNTL = 2: 10-bit length, $TBR_{(max)}$ is 03FFH CNTL = 3: 8-bit length, $TBR_{(max)}$ is 0FFH Bits 13, 14: Load compare latches, individually or in groups. The load signal is controlled via the CLLDx bits located in the appropriate capture/compare control register TBCCTLx. TBCLGRP = 0: load individually Load of the shadow registers is defined in each individual TBCCTLx register by bits CLLDx. The CLLD bits in each TBCCTLx register define the operating mode for the shadow registers. TBCLGRP = 1: Three groups are selected (TBCL1 + TBCL2, TBCL3 + TBCL4, TBCL5 + TBCL6): TBCL1 + TBCL2: The CLLD bits in TBCCTL1 define the operating mode. TBCL3 + TBCL4: The CLLD bits in TBCCTL3 define the operating mode. TBCL5 + TBCL6: The CLLD bits in TBCCTL5 define the operating mode. TBCLGRP = 2<sup>†</sup>: Two groups are selected (TBCL1 + TBCL2 + TBCL3, TBCL4 + TBCL5 + TBCL6): TBCL1 + TBCL2 + TBCL3: The CLLD bits in TBCCTL1 define the operating mode. TBCL4 + TBCL5 + TBCL6: The CLLD bits in TBCCTL4 define the operating mode. TBCLGRP = 3: One group is selected (all TBCLx registers): The CLLD bits in TBCCTL1 define the operating mode for all shadow registers. Bit 15: Unused <sup>†</sup>TBCLGRP=2 is not possible with Timer\_B3 ('41x and '43x devices), TBCLGRP is treated as TBCLGRP=1. #### Note: Changing Timer\_B Control Bits If the timer operation is modified by the control bits in the TBCTL register, the timer should be halted during this modification. Critical modifications are the input select bits, input divider bits, and the timer clear bit. Asynchronous clocks, input clock, and system clock can result in race conditions where the timer reacts unpredictably. The recommended instruction flow is: - 1) Modify the control register and stop the timer with one instruction. - 2) Start the timer operation. For example: MOV #0286h,&TBCTL ; ACLK/8, timer stopped, timer cleared BIS #10h,&TBCTL; Start timer with up mode # 12.6.2 Timer\_B Register TBR The TBR register is the value of the timer. Figure 12-28. TBR Register #### Note: Modifying Timer\_B Register TBR When ACLK, SMCLK, or the external clock TBCLK or INCLK is selected for the timer clock, any write to timer register TBR should occur while the timer is not operating; otherwise, the results may be unpredictable. In this case, the timer clock is asynchronous to the CPU clock MCLK and critical race conditions exist. #### 12.6.3 Capture/Compare Control Register TBCCTLx Each capture/compare block has its own control word TBCCTLx, shown in Figure 12–29. The POR signal resets all bits of TBCCTLx; the PUC signal does not affect these bits. Figure 12–29. Capture/Compare Control Register TBCCTLx #### Bit 0: Capture/compare interrupt flag CCIFGx Capture mode: If set, it indicates that a timer value was captured in the TBCCRx register. #### Compare mode: If set, it indicates that a timer value was equal to the data in the TBCLx latch. #### CCIFG0 flag: CCIFG0 is automatically reset when the interrupt request is accepted. # CCIFG1 to CCIFGx flags: The flag that caused the interrupt is automatically reset after the TBIV word is accessed. If the TBIV register is not accessed, the flags must be reset with software. No interrupt is generated if the corresponding interrupt enable bit is reset, but the flag will be set. In this scenario, the flag must be reset by the software. Setting the CCIFGx flag with software will request an interrupt if the interrupt-enable bit is set. ## Bit 1: Capture overflow flag COV Compare mode selected, CAP = 0: Capture signal generation is reset. No compare event will set COV bit. #### Capture mode selected, CAP = 1: The overflow flag COV is set if a second capture is performed before the first capture value is read. The overflow flag must be reset with software. It is not reset by reading the capture value. Bit 2: The OUTx bit determines the value of the OUTx signal if the output mode is 0. ## Bit 3: Capture/compare input signal CCIx: The selected input signal (CCIxA, CCIxB, V<sub>CC</sub>. or GND) can be read by this bit. See Figure 12–18. Bit 4: Interrupt enable CCIEx: Enables or disables the interrupt request signal of capture/compare block x. Note that the GIE bit must also be set to enable the interrupt. 0: Interrupt disabled1: Interrupt enabled #### Bits 5 to 7: Output mode select bits: Table 12–8 describes the output mode selections. Table 12-8. Capture/Compare Control Register Output Mode | Bit<br>Value | Output Mode | Description | |--------------|---------------------|----------------------------------------------------| | 0 | Output only | The OUTx signal reflects the value of the OUTx bit | | 1 | Set | EQUx sets OUTx | | 2 | PWM<br>toggle/reset | EQUx toggles OUTx. EQU0 resets OUTx. | | 3 | PWM set/reset | EQUx sets OUTx. EQU0 resets OUTx | | 4 | Toggle | EQUx toggles OUTx signal. | | 5 | Reset | EQUx resets OUTx. | | 6 | PWM<br>toggle/set | EQUx toggles OUTx. EQU0 sets OUTx. | | 7 | PWM reset/set | EQUx resets OUTx. EQU0 sets OUTx. | **Note:** OUTx updates with rising edge of timer clock for all modes except mode 0. Modes 2, 3, 6, 7 not useful for output unit 0. Bit 8: CAP sets capture or compare mode. 0: Compare mode1: Capture mode Bits 9, 10: CLLD: Select load source for compare latch TBCLx (also see description of bits TBCLGRP, 13 and 14, in TBCTL) CLLD = 0: Immediate CLLD = 1: Load TBCCRx data to TBCLx when TBR counts to 0 CLLD = 2: UP/DOWN mode: load TBCCRx data to TBCLx when TBR counts to TBCL0 or to 0 Continuous mode or UP-mode: load TBCCRx data to TBCLx when TBR counts to 0 CLLD = 3: TBCCRx data are loaded to TBCLx when TBR counts to TBCLx Bit 11: SCSx bit: This bit is used to synchronize the capture input signal with the timer clock. 0: asynchronous capture 1: synchronous capture Bits 12, 13: Input select, CCIS0 and CCIS1: These two bits define the capture signal source. These bits are not used in compare mode. 0 Input CCIxA is selected 1 Input CCIxB is selected 2 GND 3 V<sub>CC</sub> Bits 14, 15: Capture mode bits: Table 12–9 describes the capture mode selections. Table 12–9. Capture/Compare Control Register Capture Mode | Bit<br>Value | Capture Mode | Description | |--------------|--------------|-----------------------------------------------------| | 0 | Disabled | The capture mode is disabled. | | 1 | Pos. Edge | Capture is done with rising edge. | | 2 | Neg. Edge | Capture is done with falling edge. | | 3 | Both Edges | Capture is done with both rising and falling edges. | # Note: Simultaneous Capture and Capture Mode Selection Captures must not be performed simultaneously with switching from compare to capture mode. Otherwise, the result in the capture/compare register will be unpredictable. The recommended instruction flow is: - 1) Modify the control register to switch from compare to capture. - 2) Capture #### For example: ``` BIS #CAP,&TBCCTL2 ; Select capture with register ; TBCCR2 XOR #CCIS1,&TBCCTL2 ; Software capture: CCIS0 = 0 ; Capture mode = 3 ``` ### 12.6.4 Timer\_B Interrupt Vector Register Two interrupt vectors are associated with the 16-bit Timer\_B module: - ☐ TBCCR0 interrupt vector (highest priority) - ☐ TBIV interrupt vector for flags CCIFG1–CCIFGx and TBIFG. #### 12.6.4.1 TBCCR0 Interrupt Vector The interrupt flag associated with capture/compare register TBCCR0, as shown in Figure 12–30, is set if the timer value is equal to the compare register value. Figure 12–30. Capture/Compare Interrupt Flag Capture/compare register 0 has the highest Timer\_B interrupt priority, and uses its own interrupt vector. ## 12.6.4.2 Vector Word, TBIFG, CCIFG1 to CCIFGx Flags The CCIFGx (other than CCIFG0) and TBIFG interrupt flags are prioritized and combined to source a single interrupt as shown in Figure 12–31. The interrupt vector register TBIV (shown in Figure 12–32) is used to determine which flag requested an interrupt. Figure 12-31. Schematic of Capture/Compare Interrupt Vector Word Figure 12–32. Vector Word Register The flag with the highest priority generates a number from 2 to 14 in the TBIV register as shown in Table 12–10. (If the value of the TBIV register is 0, no interrupt is pending.) This number can be added to the program counter to automatically enter the appropriate software routine without the need for reading and evaluating the interrupt vector. The software example in section 12.6.4.3 shows this technique. Table 12-10. Vector Register TBIV Description | Interrupt<br>Priority | Interrupt Source | Short Form | Vector Register<br>TBIV Contents | |-----------------------|--------------------------------|------------|----------------------------------| | Highest <sup>†</sup> | Capture/compare 1 | CCIFG1 | 2 | | | Capture/compare 2 | CCIFG2 | 4 | | | Capture/compare 3‡ | CCIFG3 | 6 | | | Capture/compare 4 <sup>‡</sup> | CCIFG4 | 8 | | | Capture/compare 5 <sup>‡</sup> | CCIFG5 | 10 | | | Capture/compare 6 <sup>‡</sup> | CCIFG6 | 12 | | Lowest | Timer overflow | TBIFG | 14 | | | No interrupt pending | | 0 | <sup>†</sup> Highest pending interrupt other than CCIFG0. CCIFG0 is always the highest priority Timer\_B interrupt. Accessing the TBIV register automatically resets the highest pending interrupt flag. If another interrupt flag is set, then another interrupt will be immediately generated after servicing the initial interrupt. For example, if both CCIFG2 and CCIFG3 are set, when the interrupt service routine accesses the TBIV register (either by reading it or by adding it directly to the PC), CCIFG2 will be reset automatically. After the RETI instruction of the interrupt service routine is executed, the CCIFG3 flag will generate another interrupt. #### Note: Writing to Read-Only Register TBIV Register TBIV should not be written to. If a write operation to TBIV is performed, the interrupt flag of the highest-pending interrupt is reset. Therefore, the requesting interrupt event is missed. Additionally, writing to this read-only register results in increased current consumption as long as the write operation is active. <sup>&</sup>lt;sup>‡</sup> '44x devices only. TBIV content reserved in '41x and '43x devices. #### 12.6.4.3 Timer Interrupt Vector Register, Software Example, Timer\_B7 The following software example describes the use of vector word TBIV of Timer\_B3 and the handling overhead. The numbers at the right margin show the necessary cycles for every instruction. The example is written for continuous mode: the time difference to the next interrupt is added to the corresponding compare register. ``` ; Software example for the interrupt part Cycles ; Interrupt handler for Capture/Compare Module 0. ; The interrupt flag CCIFGO is reset automatically TIMMOD0 ; Start of handler Interrupt latency RETI Interrupt handler for Capture/Compare Modules 1 to 6. ; The interrupt flags CCIFGx and TBIFG are reset by ; hardware. Only the flag with the highest priority ; responsible for the interrupt vector word is reset. ; Interrupt latency TIM_HND 6 ADD &TBIV,PC ; Add offset to Jump table 3 ; Vector 0: No interrupt RETI ; Vector 2: Module 1 2 JMP TIMMOD1 ; Vector 4: Module 2 2 TIMMOD2 JMP ; Vector 6: Module 3 2 TTMMOD3 JMP TTMMOD4 ; Vector 8: Module 4 2 JMP ; Vector 10: Module 5 2 JMP TTMMOD5 TIMMOD6 ; Vector 12: Module 6 2 JMP ; Module 7. Timer Overflow Handler: the Timer Register is ; expanded into the RAM location TIMEXT (MSBs) TIMOVH ; Vector 14: TIMOV Flag INC TIMEXT ; Handle Timer Overflow 4 5 RETI TIMMOD2 ; Vector 4: Module 2 5 #NN,&TBCCR2 ; Add time difference ADD ; Task starts here RETI ; Back to main program 5 TIMMOD1 ; Vector 2: Module 1 #MM,&TBCCR1; Add time difference 5 ADD ; Task starts here 5 RETI ; Back to main program ; The Module 3 handler shows a way to look if any other ; interrupt is pending: 5 cycles have to be spent, but ; 9 cycles may be saved if another interrupt is pending TIMMOD3 ; Vector 6: Module 3 #PP,&TBCCR3; Add time difference ADD ; Task starts here TIM_HND ; Look for pending interrupts JMP ``` #### 12.6.4.4 Timer Interrupt Vector Register, Software Example, Timer\_B3 The following software example describes the use of vector word TBIV of Timer\_B3 and the handling overhead. The numbers at the right margin show the necessary cycles for every instruction. The example is written for continuous mode: the time difference to the next interrupt is added to the corresponding compare register. ``` ; Software example for the interrupt part Cycles ; Interrupt handler for Capture/Compare Module 0. ; The interrupt flag CCIFGO is reset automatically TIMMOD0 ; Start of handler Interrupt latency RETI ; Interrupt handler for Capture/Compare Modules 1 to 6. ; The interrupt flags CCIFGx and TBIFG are reset by ; hardware. Only the flag with the highest priority ; responsible for the interrupt vector word is reset. ; Interrupt latency TIM HND ADD &TBIV,PC ; Add offset to Jump table ; Vector 0: No interrupt RETT ; Vector 2: Module 1 JMP TIMMOD1 2 ; Vector 4: Module 2 JMP TIMMOD2 ; Vector 6 RETI ; Vector 8 RETT ; Vector 10 RETT ; Vector 12 RETT ; Timer Overflow Handler: the Timer Register is expanded ; into the RAM location TIMEXT (MSBs) TIMOVH ; Vector 14: TIMOV Flag INC TIMEXT ; Handle Timer Overflow 4 RETT 5 TIMMOD2 ; Vector 4: Module 2 #NN,&TBCCR2 ; Add time difference 5 ADD ; Task starts here . . . RETI ; Back to main program ; The Module 1 handler shows a way to look if any other ; interrupt is pending: 5 cycles have to be spent, but ; 9 cycles may be saved if another interrupt is pending TIMMOD1 ; Vector 6: Module 3 #PP,&TBCCR1; Add time difference 5 ADD ; Task starts here . . . JMP TIM_HND ; Look for pending interrupts ``` If the FLL (on applicable devices) is turned off, then two additional cycles need to be added for a synchronous start of the CPU and system clock MCLK. If the CPU clock MCLK was turned off in devices with the Basic Clock Module (CPUOFF=1), then 2 or 3 additional cycles need to be added for synchronous start of the CPU. The delta of one clock cycle is caused when clocks are asynchronous to the restart of CPU clock MCLK. The software overhead for different interrupt sources includes interrupt latency and return-from-interrupt cycles (but not the task handling itself), as described: | Capture/compare block TBCCR0 | 11 cycles | |-----------------------------------------|-----------| | Capture/compare blocks TBCCR1 to TBCCR6 | 16 cycles | | Timer overflow TBIFG | 14 cycles | ## 12.6.4.5 Timing Limits With the TBIV register and the previous software, the shortest repetitive time distance t<sub>CRmin</sub> between two events using a compare register is: $$t_{CRmin} = t_{taskmax} + 16 \times t_{cycle}$$ With: t<sub>taskmax</sub> Maximum (worst case) time to perform the task during the interrupt routine (for example, incrementing a counter) $t_{\mbox{cycle}}$ Cycle time of the system frequency MCLK The shortest repetitive time distance $t_{\text{CLmin}}$ between two events using a capture register is: $t_{CLmin} = t_{taskmax} + 16 x t_{cycle}$ # **USART Peripheral Interface, UART Mode** The universal synchronous/asynchronous receive/transmit (USART) serial-communication peripheral supports two serial modes with one hardware configuration. These modes shift a serial bit stream in and out of the MSP430 at a programmed rate or at a rate defined by an external clock. The first mode is the universal asynchronous receive/transmit (UART) communication protocol; the second is the serial peripheral interface (SPI) protocol (discussed in Chapter 14). Bit SYNC in control register UCTL (U0CTL for USART0 or U1CTL for USART1) selects the required mode: SYNC = 0: UART – asynchronous mode selected SYNC = 1: SPI – synchronous mode selected The '43x has one USART, named USART0. The '44x has two USARTs implemented: USART0 and USART1. This chapter addresses the UART mode. | Topi | C | Page | |------|---------------------------------------|-------| | 13.1 | USART Peripheral Interface | 13-2 | | 13.2 | USART Peripheral Interface, UART Mode | 13-3 | | 13.3 | Asynchronous Operation | 13-4 | | 13.4 | Interrupt and Enable Functions | 13-11 | | 13.5 | Control and Status Registers | 13-15 | | 13.6 | Utilizing Features of Low-Power Modes | 13-23 | | 13.7 | Baud Rate Considerations | 13-26 | # 13.1 USART Peripheral Interface The USART peripheral interface connects to the CPU as a byte peripheral module. It connects the MSP430 to the external system environment with three or four external pins. Figure 13–1 shows the USART peripheral interface module. Figure 13-1. Block Diagram of USART # 13.2 USART Peripheral Interface, UART Mode The USART peripheral interface is a serial channel that shifts a serial bit stream of 7 or 8 bits in and out of the MSP430. The UART mode is chosen when control bit SYNC in the USART control register (U0CTL for USART0 or U1CTL for USART1) is reset. ## 13.2.1 UART Serial Asynchronous Communication Features Some of the UART features include: - Asynchronous formats that include idle line/address bit-communication protocols - ☐ Two shift registers that shift a serial data stream into URXD and out of UTXD - Data that is transmitted/received with the LSB first - Programmable transmit and receive bit rates - Status flags Figure 13–2 shows the USART in UART mode. Figure 13-2. Block Diagram of USART—UART Mode # 13.3 Asynchronous Operation In the asynchronous mode, the receiver synchronizes itself to frames but the external transmitting and receiving devices do not use the same clock source; the baud rate is generated locally. # 13.3.1 Asynchronous Frame Format The asynchronous frame format, shown in Figure 13–3, consists of a start bit, seven or eight data bits, an even/odd/no parity bit, an address bit in address bit mode, and one or two stop bits. The bit period is defined by the selected clock source and the data in the baud rate registers. Figure 13-3. Asynchronous Frame Format The receive (RX) operation is initiated by the receipt of a valid start bit. It begins with a negative edge at URXD, followed by the taking of a majority vote from three samples where two of the samples must be zero. These samples occur at n/2–X, n/2, and n/2+X of the BRCLK periods following the negative edge. This sequence provides false start-bit rejection, and also locates the center of the bits in the frame, where the bits can be read on a majority basis. The timing of X is 1/32 to 1/63 times that of the BRCLK, depending on the division rate of the baud rate generator and provides complete coverage of at least two BRCLK periods. Figure 13–4 shows an asynchronous bit format. Figure 13-4. Asynchronous Bit Format. Example for n or n + 1 Clock Periods ## 13.3.2 Baud Rate Generation in Asynchronous Communication Format Baud rate generation in the MSP430 differs from other standard serial-communication interface implementations. #### 13.3.2.1 Typical Baud Rate Generation Typical baud-rate generation uses a prescaler from any clock source and a fixed, second-clock divider that is usually divide-by-16. Figure 13–5 shows a typical baud-rate generation. Figure 13–5. Typical Baud-Rate Generation Other Than MSP430 Typical baud-rate schemes often require specific crystal frequencies or cannot generate some baud rates required by some applications. For example, division factors of 18 are not possible, nor are noninteger factors such as 13.67. #### 13.3.2.2 MSP430 Baud Rate Generation The MSP430 baud rate generator uses one prescaler/divider and a modulator as shown in Figure 13–6. This combination works with crystals whose frequencies are not multiples of the standard baud rates, allowing the protocol to run at maximum baud rate with a watch crystal (32,768 Hz). This technique results in power advantages because sophisticated, MSP430 low-power operations are possible. Figure 13–6. MSP430 Baud Rate Generation. Example for n or n + 1 Clock Periods The modulation register LSB is first used for modulation, which begins with the start bit. A set modulation bit increases the division factor by one. #### Example 13-1. 4800 Baud Assuming a clock frequency of 32,768 Hz for the BRCLK signal and a required baud rate of 4800, the division factor is 6.83. The baud rate generation in the MSP430 USART uses a factor of six plus a modulation register load of 6Fh (0110 1111). The divider runs the following sequence: 7 - 7 - 7 - 7 - 6 - 7 - 7 - 6 and so on. The sequence repeats after all eight bits of the modulator are used. ## Example 13-2. 19,200 Baud Assuming a clock frequency of 1.04 MHz ( $32 \times 32,768$ Hz) for the BRCLK signal and a required baud rate of 19,200, the division factor is 54.61. The baud rate generation in the MSP430 USART uses a factor of 54 (36h) plus a modulation register load of 0D5h. The divider runs the following sequence: 55 - 54 - 55 - 54 - 55 - 55, and so on. The sequence repeats after all eight bits of the modulator are used. ## 13.3.3 Asynchronous Communication Formats The USART module supports two multiprocessor communication formats when asynchronous mode is used. These formats can transfer information between many microcomputers on the same serial link. Information is transferred as a block of frames from a particular source to one or more destinations. The USART has features that identify the start of blocks and suppress interrupts and status information from the receiver until a block start is identified. In both multiprocessor formats, the sequence of data exchanged with the USART module is based on data polling, or on the use of the receive interrupt features. Both of the asynchronous multiprocessor formats—idle-line and address-bit—allow efficient data transfer between multiple communication systems. They can also minimize the activity of the system to save current consumption or processing resources. The control register bit MM defines the address bit or idle-line multiprocessor format. Both use the wake-up-on-transfer mode by activating the TXWake bit (address feature function) and RXWake bit. The URXWIE and URXIE bits control the transmit and receive features of these asynchronous communication formats. ## 13.3.4 Idle-Line Multiprocessor Format In the idle-line multiprocessor format, shown in Figure 13–7, blocks of data are separated by an idle time. An idle-receive line is detected when ten or more 1s in a row are received after the first stop bit of a character. Figure 13–7. Idle-Line Multiprocessor Format When two stop bits are used for the idle line, as shown in Figure 13–8, the second one is counted as the first mark bit of the idle period. The first character received after an idle period is an address character. The RXWake bit can be used as an address tag for the character. In the idle-line multiprocessor format, the RXWake bit is set when a received character is an address character and is transferred into the receive buffer. Figure 13-8. USART Receiver Idle Detect Normally, if the USART URXWIE bit is set in the receive control register, characters are assembled as usual by the receiver. They are not, however, transferred to the receiver buffer, UxRXBUF, nor are interrupts generated. When an address character is received, the receiver is temporarily activated to transfer the character to UxRXBUF and to set the URXIFG interrupt flag. Applicable error status flags are set. The application software can validate the received address. If there is a match, the application software further processes the data and executes the operation. If there is no match, the processor waits for the next address character to arrive. The URXWIE bit is not modified by the USART: it must be modified manually to receive nonaddress or address characters. In idle-line multiprocessor format, a precise idle period can be generated to create efficient address character identifiers. The wake-up temporary (WUT) flag is an internal flag and is double-buffered with TXWake. When the transmitter is loaded from UxTXBUF, WUT is loaded from TXWake, and the TXWake bit is reset as shown in Figure 13–9. Figure 13–9. Double-Buffered WUT and TX Shift Register The following procedure sends out an idle frame to identify an address character: Set the TXWake bit and then write any word (don't care) to the UxTXBUF (UTXIFG must be set). When the transmitter shift register is empty, the contents of UxTXBUF are shifted to the transmit shift register and the TXWake value is shifted to WUT. 2) Set bit WUT, which suppresses the start, data, and parity bits and transmits an idle period of exactly 11 bits, as shown in Figure 13–10. The next data word, shifted out of the serial port after the address-character identifying idle period, is the second word written to the UxTXBUF after the TXWake bit has been set. The first data word written is suppressed while the address identifier is sent out and ignored thereafter. Writing the first don't care word to UxTXBUF is necessary to shift the TXWAKE bit to WUT and generate an idle-line condition. Figure 13–10. USART Transmitter Idle Generation #### 13.3.5 Address-Bit Multiprocessor Format In the address-bit multiprocessor format shown in Figure 13–11, characters contain an extra bit used as an address indicator. The first character in a block of data carries an address bit which indicates that the character is an address. The RXWake bit is set when a received character is an address character. It is transferred into the receive buffer (receive conditions are true). Usually, if the USART URXWIE bit is set, data characters are assembled by the receiver but are not transferred to the receiver buffer UxRXBUF, nor are interrupts generated. When a character that has an address bit set is received, the receiver is temporarily activated to transfer the character to UxRXBUF and to set the URXIFG. Error status flags are set as applicable. The application software processes the succeeding operation to optimize resource handling or reduce current consumption. The application software can validate the received address. If there is a match, the processor can read the remainder of the data block. If there is not a match, the processor waits for the next address character to arrive. Figure 13–11. Address-Bit Multiprocessor Format In the address-bit multiprocessor mode, the address bit of a character can be controlled by writing to the TXWake bit. The value of the TXWake bit is loaded into the address bit of that character each time a character is transferred from transmit buffer UxTXBUF to the transmitter. The TXWake bit is then cleared by the USART. # 13.4 Interrupt and Enable Functions The USART peripheral interface serves two main interrupt sources for transmission and reception. Two interrupt vectors serve receive and transmit events. The interrupt control bits and flags and enable bits of the USART peripheral interface are located in the SFR registers. They are discussed in Table 13–1. See the peripheral file map in Appendix A for the exact bit locations. Table 13–1. USART Interrupt Control and Enable Bits—UART Mode | Receive interrupt flag | URXIFG‡ | Initial state reset (by PUC/SWRST) | |------------------------------|-------------------|------------------------------------| | Receive interrupt enable | URXIE‡ | Initial state reset (by PUC/SWRST) | | Receive enable <sup>†</sup> | URXE <sup>‡</sup> | Initial state reset (by PUC) | | Transmit interrupt flag | UTXIFG‡ | Initial state set (by PUC/SWRST) | | Transmit interrupt enable | UTXIE‡ | Initial state reset (by PUC/SWRST) | | Transmit enable <sup>†</sup> | UTXE <sup>‡</sup> | Initial state reset (by PUC) | <sup>†</sup> Different for SPI mode, see Chapter 14 The USART receiver and transmitter operate independently, but use the same baud rate. # 13.4.1 USART Receive Enable Bit The receive enable bit URXE, shown in Figure 13–12, enables or disables receipt of the bit stream on the URXD data line. Disabling the USART receiver stops the receive operation after completion of receiving the character, or stops immediately if no receive operation is active. Start-bit detection is also disabled. Figure 13–12. State Diagram of Receiver Enable #### Note: URXE Re-Enabled, UART Mode Because the receiver is completely disabled, reenabling the receiver is asynchronous to any data stream on the communication line. Synchronization can be performed by looking for an idle line condition before receiving a character. <sup>\$\$</sup>Suffix .0 for USART0 and .1 for USART1 #### 13.4.2 USART Transmit Enable Bit The transmit enable bit UTXE, shown in Figure 13–13, enables or disables a character transmission on the serial-data line. If this bit is reset, the transmitter is disabled, but any active transmission does not halt until the data in the transmit shift register and the transmit buffer are transmitted. Data written to the transmit buffer before UTXE has been reset may be modified or overwritten—even after UTXE is reset—until it is shifted to the transmit shift register. For example, if software writes a byte to the transmit buffer and then resets UTXE, the byte written to the transmit buffer will be transmitted and may be modified or overwritten until it is transferred into the transmit shift register. However, after the byte is transferred to the transmit shift register, any subsequent writes to UxTXBUF while UTXE is reset will not result in transmission, but UxTXBUF will be updated with the new value. Figure 13–13. State Diagram of Transmitter Enable When UTXE is reset and the current transmission is completed, new data written to the transmit buffer will not be transmitted. Once the UTXE bit is set, the data in the transmit buffer are immediately loaded into the transmit shift register and character transmission is started. #### Note: Writing to UxTXBUF, UART Mode Data should never be written to transmit buffer UxTXBUF when the buffer is not ready (UTXIFG=0) and when the transmitter is enabled (UTXE is set). Otherwise, the transmission may have errors. ## Note: Write to UxTXBUF/Reset of Transmitter, UART Mode Disabling the transmitter should be done only if all data to be transmitted has been moved to the transmit shift register. Data is moved from UTXBUF to the transmit shift register on the next bit clock after the shift register is ready. ``` MOV.B #...,&UOTXBUF BIC.B #UTXE.0,&ME2 ; If BITCLK < MCLK then the ; transmitter might be stopped ; before the buffer is loaded ; into the transmitter shift ; register ``` ## 13.4.3 USART Receive Interrupt Operation In the receive interrupt operation, shown in Figure 13–14, the receive interrupt flag URXIFG is set or is unchanged each time a character is received and loaded into the receive buffer: - ☐ Erroneous characters (parity, frame, or break error) do not set interrupt flag URXIFG when URXEIE is reset: URXIFG is unchanged. - □ All types of characters (URXWIE = 0), or only address characters (URXWIE = 1), set the interrupt flag URXIFG. When URXEIE is set, erroneous characters can also set the interrupt flag URXIFG. Figure 13–14. Receive Interrupt Operation URXIFG is reset by a system reset PUC signal, or with a software reset (SWRST). URXIFG is reset automatically if the interrupt is served (URXSE = 0) or the receive buffer UxRXBUF is read. A set receive interrupt flag URXIFG indicates that an interrupt event is waiting to be served. A set receive interrupt enable bit URXIE enables serving a waiting interrupt request. Both the receive interrupt flag URXIFG and the receive interrupt enable bit URXIE are reset with the PUC signal and a SWRST. Signal URXIFG can be accessed by the software, whereas signal URXS cannot. When both interrupt events—character receive action and receive start detection—are enabled by the software, the flag URXIFG indicates that a character was received but the start-detect interrupt was not. Because the interrupt software handler for the receive start detection resets the URXSE bit, this clears the URXS bit and prevents further interrupt requests from URXS. The URXIFG should already be reset since no set condition was active during URXIFG latch time. ## 13.4.4 USART Transmit Interrupt Operation In the transmit interrupt operation, shown in Figure 13–15, the transmit interrupt flag UTXIFG is set by the transmitter to indicate that the transmitter buffer UxTXBUF is ready to accept another character. This bit is automatically reset if the interrupt request service is started or a character is written into the UxTXBUF. This flag asserts a transmitter interrupt if the local (UTXIE) and general interrupt enable (GIE) bits are set. The UTXIFG is set after a system reset PUC signal, or removal of a SWRST. Figure 13–15. Transmit Interrupt Operation The transmit interrupt enable UTXIE bit controls the ability of the UTXIFG to request an interrupt, but does not prevent the flag UTXIFG from being set. The UTXIE is reset with a PUC signal or a software reset (SWRST) bit. The UTXIFG bit is set after a system reset PUC signal or software reset (SWRST), but the UTXIE bit is reset to ensure full interrupt-control capability. # 13.5 Control and Status Registers The USART control and status registers are byte structured and should be accessed using byte processing instructions (suffix B). Table 13–3 lists the registers and their access modes. Table 13–2. USART0 Control and Status Registers | Dominton | Short | Register | Address | Initial Ctata | |--------------------|---------|------------|---------|---------------------| | Register | Form | Туре | Address | Initial State | | USART control | U0CTL | Read/write | 070h | See section 13.5.1. | | Transmit control | U0TCTL | Read/write | 071h | See section 13.5.2. | | Receive control | U0RCTL | Read/write | 072h | See section 13.5.3. | | Modulation control | U0MCTL | Read/write | 073h | Unchanged | | Baud rate 0 | U0BR0 | Read/write | 074h | Unchanged | | Baud rate 1 | U0BR1 | Read/write | 075h | Unchanged | | Receive buffer | U0RXBUF | Read/write | 076h | Unchanged | | Transmit buffer | U0TXBUF | Read | 077h | Unchanged | Table 13-3. USART1 Control and Status Registers | Register | Short<br>Form | Register<br>Type | Address | Initial State | |--------------------|---------------|------------------|---------|---------------------| | USART control | U1CTL | Read/write | 078h | See section 13.5.1. | | Transmit control | U1TCTL | Read/write | 079h | See section 13.5.2. | | Receive control | U1RCTL | Read/write | 07Ah | See section 13.5.3. | | Modulation control | U1MCTL | Read/write | 07Bh | Unchanged | | Baud rate 0 | U1BR0 | Read/write | 07Ch | Unchanged | | Baud rate 1 | U1BR1 | Read/write | 07Dh | Unchanged | | Receive buffer | U1RXBUF | Read/write | 07Eh | Unchanged | | Transmit buffer | U1TXBUF | Read | 07Fh | Unchanged | All bits are random after a PUC signal, unless otherwise noted by the detailed functional description. The reset of the USART peripheral interface is performed by a PUC signal or a SWRST. After a PUC signal, the SWRST bit remains set and the USART interface remains in the reset condition until it is disabled by resetting the SWRST bit. The USART module operates in asynchronous or synchronous mode as defined by the SYNC bit. The bits in the control registers can have different functions in the two modes. All bits in this section are described with their functions in the asynchronous mode (SYNC = 0). Their functions in the synchronous mode are described in Chapter 14, USART Peripheral Interface, SPI Mode. ## 13.5.1 USART Control Register U0CTL, U1CTL The information stored in the USART control register (U0CTL for USART0 and U1CTL for USART1), shown in Figure 13–16, determines the basic operation of the USART module. The register bits select the communications protocol, communication format, and parity bit. All bits must be programmed according to the selected mode before resetting the SWRST bit to disable the reset. Figure 13-16. USART Control Register U0CTL, U1CTL Bit 0: The USART state machines and operating flags are initialized to the reset condition (URXIFG = URXIE = UTXIE = 0, UTXIFG = 1) if the software reset bit is set. Until the SWRST bit is reset, all affected logic is held in the reset state. This implies that after a system reset the USART must be reenabled by resetting this not altered by SWRST. The SWRST bit resets the following bits and flags: URXIE, UTXIE, URXIFG, RXWAKE, TXWAKE, RXERR, BRK, PE, OE, and FE bit. The receive and transmit enable flags URXE and UTXE are The SWRST bit sets the following bits: UTXIFG, TXEPT #### Note: The USART initialization sequence should be: - Initialize per application requirements while leaving SWRST=1 - Clear SWRST - Enable interrupts if desired. Bit 1: Multiprocessor mode (address/idle-line wake up) Two multiprocessor protocols, idle-line and address-bit, are supported by the USART module. The choice of multiprocessor mode affects the operation of the automatic address decoding functions. MM = 0: Idle-line multiprocessor protocol MM = 1: Address-bit multiprocessor protocol The conventional asynchronous protocol uses MM-bit reset. Bit 2: Mode or function of USART module selected The SYNC bit selects the function of the USART peripheral interface module. Some of the USART control bits have different functions in UART and SPI mode. SYNC = 0: UART function is selected SYNC = 1: SPI function is selected Bit 3: The listen bit selects if the transmitted data is fed back internally to the receiver. Listen = 0: No feedback Listen = 1: Transmit signal is internally fed back to the receiver. This is commonly known as loopback mode. Bit 4: Character length This register bit selects the length of the character to be transmitted as either 7 or 8 bits. 7-bit characters do not use the eighth bit in UxRXBUF and UxTXBUF. This bit is padded with 0. CHAR = 0: 7-bit data CHAR = 1: 8-bit data Bit 5: Number of stop bits This bit determines the number of stop bits transmitted. The receiver checks for one stop bit only. SP = 0: one stop bit SP = 1: two stop bits Bit 6: Parity odd/even If the PENA bit is set (parity bit is enabled), the PEV bit defines odd or even parity according to the number of odd or even 1 bits (in both the transmitted and received characters), the address bit (address-bit multiprocessor mode), and the parity bit. PEV = 0: odd parity PEV = 1: even parity Bit 7: Parity enable If parity is disabled, no parity bit is generated during transmission or expected during reception. A received parity bit is not transferred to the UxRXBUF with the received data as it is not considered one of the data bits. In address-bit multiprocessor mode, the address bit is included in the parity calculation. PEN = 0: Parity disable PEN = 1: Parity enable # Note: Mark and Space Definitions The mark condition is identical to the signal level in the idle state. Space is the opposite signal level: the start bit is always space. ## 13.5.2 Transmit Control Register U0TCTL, U1TCTL The transmit control register shown in Figure 13–17 controls the USART hardware associated with the transmit operation. Figure 13-17. Transmitter Control Register U0TCTL, U1TCTL Bit 0: The transmitter empty (TXEPT) flag is set when the transmitter shift register and UxTXBUF are empty, and is reset when data is written to UxTXBUF. It is set by a SWRST. Bit 1: Unused Bit 2: The TXWake bit controls the transmit features of the multiprocessor communication modes. Each transmission—started by loading the UxTXBUF—uses the state of the TXWake bit to initialize the address-identification feature. It must not be cleared—the USART hardware clears this bit once it is transferred to the WUT; a SWRST also clears the TXWake bit. Bit 3: The receive-start edge-control bit, if set, requests a receive interrupt service. For a successful interrupt service, the corresponding enable bits URXIE and GIE must be set. The advantage of this bit is that it starts the controller clock system, including MCLK, along with the interrupt service, and keeps it running by modifying the mode control bits. If the selected clock source is activated then the receive operation starts even from low-power modes. Bits 4, 5: Source select 0 and 1 The source select bit defines which clock source is used for baud-rate generation: SSEL1, SSEL0 0 External clock, UCLKI 1 ACLK 2.3 SMCLK Bit 6: Clock polarity CKPL The CKPL bit controls the polarity of the UCLKI signal. CKPL = 0: The UCLKI signal has the same polarity as the UCLK signal. CKPL = 1: The UCLKI signal has an inverted polarity to the UCLK signal. Bit 7: Unused ## 13.5.3 Receiver Control Register U0RCTL, U1RCTL The receiver-control register shown, in Figure 13–18, controls the USART hardware associated with the receiver operation and holds error and wake-up conditions modified by the latest character written to the receive buffer (UxRXBUF). Once any one of the bits FE, PE, OE, BRK, RXERR, or RXWake is set, none are reset by receiving another character. The bits are reset by accessing the receive buffer, by a USART software reset (SWRST), by a system reset PUC signal, or by an instruction. Figure 13–18. Receiver-Control Register U0RCTL, U1RCTL Bit 0: The receive error bit (RXERR) indicates that one or more error flags (FE, PE, OE, or BRK) is set. It is not reset when the error flags are cleared by instruction. Bit 1: Receiver wake-up detect The RXWake bit is set when a received character is an address character and is transferred into the receive buffer. Address-bit multiprocessor mode: RXWake is set when the address bit is set in the character received. Idle-line multiprocessor mode: RXWake is set if an idle URXD line is detected (11 bits of mark level) in front of the received character. RXWake is reset by accessing the receive buffer (UxRXBUF), by a USART software reset, or by a system-reset PUC signal. Bit 2: The receive wake-up interrupt-enable bit (URXWIE) selects the type of character to set the interrupt flag (URXIFG): URXWIE = 0: Each character received sets the URXIFG URXWIE = 1: Only characters that are marked as address characters set the interrupt flag URXIFG. It operates identically in both multiprocessor modes. The wake-up interrupt enable feature depends on the receive erroneous-character feature. See also Bit 3, URXEIE. Bit 3: The receive erroneous-character interrupt-enable bit URXEIE selects whether an erroneous character is to set the interrupt flag URXIFG. URXEIE = 0: Each erroneous character received does not alter the interrupt flag URXIFG. URXEIE = 1: All characters can set the interrupt flag URXIFG as described in Table 13–4, depending on the conditions set by the URXWIE bit. Table 13–4. Interrupt Flag Set Conditions | URXEIE | URXWIE | Char.<br>w/Error | Char.<br>Address | Description Flag URXIFG After a Character Is Received | |--------|--------|------------------|------------------|-------------------------------------------------------| | 0 | Χ | 1 | Х | Unchanged | | 0 | 0 | 0 | Χ | Set | | 0 | 1 | 0 | 0 | Unchanged | | 0 | 1 | 0 | 1 | Set | | 1 | 0 | Χ | Χ | Set (Receives all characters) | | 1 | 1 | Χ | 0 | Unchanged | | 1 | 1 | Χ | 1 | Set | Bit 4: The break detect bit (BRK) is set when a break condition occurs and the URXEIE bit is set. The break condition is recognized if the RXD line remains continuously low for at least 10 bits, beginning after a missing first stop bit. It is not cleared by receipt of a character after the break is detected, but is reset by a SWRST, a system reset, or by reading the UxRXBUF. The receive interrupt flag URXIFG is set if a break is detected. Bit 5: The overrun error flag bit OE is set when a character is transferred into the UxRXBUF before the previous character is read out. The previous character is overwritten and lost. OE is reset by a SWRST, a system reset, or by reading the UxRXBUF. Bit 6: The parity error flag bit PE is set when a character is received with a mismatch between the number of 1s and its parity bit. The parity checker includes the address bit, used in the address-bit multiprocessor mode, in the calculation. The flag is disabled if parity generation and detection are not enabled. In this case the flag is read as 0. It is reset by a SWRST, a system reset, or by reading the UxRXBUF. Bit 7: The framing error flag bit FE is set when a character is received with a 0 stop bit and is loaded into the receive buffer. Only the first stop bit is checked when more than one is used. The missing stop bit indicates that the start-bit synchronization is lost and the character is incorrectly framed. FE is reset by a SWRST, a system reset, or by reading the UxRXBUF. ## Note: Receive Status Control Bits The receive status control bits FE, PE, OE, BRK, and RXWake are set by the hardware according to the conditions of the characters received. Once the bits are set, they remain set until the software resets them directly, or there is a reading of the receive buffer. False character interpretation or missing-interrupt capability can result in uncleared error bits. ## 13.5.4 Baud Rate Select and Modulation Control Registers The baud-rate generator uses the content of the baud-rate select registers UxBR0 and UxBR1 shown in Figure 13–19, with the modulation control register to generate the serial data-stream bit timing. Figure 13–19. USART Baud Rate Select Register The baud-rate control register range is: $3 \le UxBR < 0FFFh$ #### Note: Unpredictable receive and transmission occur if UxBR <3. The modulation control register, shown in Figure 13–20, ensures proper timing generation with the UxBR0 and UxBR1, even with crystal frequencies that are not integer multiples of the required baud rate. Figure 13–20. USART Modulation Control Register The timing of the running bit is expanded by one clock cycle of the baud-rate-divider input clock if bit m<sub>i</sub> is set. Each time a bit is received or transmitted, the next bit in the modulation control register determines the present bit timing. The first bit time in the protocol—the start bit time—is determined by UxBR plus m0; the next bit is determined by UxBR plus m1, and so on. The modulation sequence is: $$m0 - m1 - m2 - m3 - m4 - m5 - m6 - m7 - m0 - m1 - m2 - ....$$ #### 13.5.5 Receive-Data Buffer U0RXBUF, U1RXBUF The receive-data buffer, shown in Figure 13–21, contains previous data from the receiver shift register. Reading the receive-data buffer resets the receive-error bits, the RXWake bit, and the interrupt flag (URXIFG). Figure 13-21. USART Receive Data Buffer U0RXBUF, U1RXBUF In seven-bit length mode, the MSB of the UxRXBUF is always reset. The receive data buffer is loaded with the recently-received character as described in Table 13–5, when receive and control conditions are true. Table 13-5. Receive Data Buffer Characters | URXEIE | URXWIE | Load UxRXBUF With: | PE | FE | BRK | |--------|--------|-------------------------------|----|----|-----| | 0 | 1 | Error-free address characters | 0 | 0 | 0 | | 1 | 1 | All address characters | Χ | Χ | X | | 0 | 0 | Error-free characters | 0 | 0 | 0 | | 1 | 0 | All characters | Х | Χ | Х | #### 13.5.6 Transmit Data Buffer U0TXBUF, U1TXBUF The transmit data buffer, shown in Figure 13–22, contains current data to be transmitted. Figure 13-22. Transmit Data Buffer U0TXBUF, U1TXBUF The UTXIFG flag indicates that the UxTXBUF buffer is ready to accept another character for transmission. The transmission is initialized by writing data to UxTXBUF. The data is moved to transmit shift register and transmission is started on the next bit clock after the transmit shift register is empty and UTXBUF is loaded. #### **Note: Writing to UxTXBUF** Writing data to the transmit-data buffer must only be done if buffer UxTXBUF is empty; otherwise, an unpredictable character can be transmitted. # 13.6 Utilizing Features of Low-Power Modes There are several functions or features of the USART that support the ultralow-power architecture of the MSP430. These include: - Support system start up from any processor mode by sensing of UART frame-start condition - ☐ Use the lowest input clock frequency for the required baud rate - Support multiprocessor modes to reduce use of MSP430 resources # 13.6.1 Receive-Start Operation From UART Frame The most effective use of start detection in the receive path is achieved when the baud-rate clock runs from SMCLK. In this configuration, the MSP430 can be put into a low-power mode with SMCLK disabled. The receive-start condition is the negative edge from the signal on pin URXD. Each time the negative edge triggers the interrupt flag URXS, it requests a service when enable bits URXIE and GIE are set. This wakes the MSP430 and the system returns to active mode, supporting the USART transfer. Figure 13-23. Receive-Start Conditions Three character streams do not set the interrupt flag (URXIFG): - ☐ Erroneous characters (URXEIE = 0) - ☐ Address characters (URXWIE = 1) - Invalid start-bit detection The interrupt software should handle these conditions. #### 13.6.1.1 Start Conditions The URXD signal feeds into the USART module by first going into a deglitch circuit. Glitches cannot trigger the receive-start condition flag URXS, which prevents the module from being started from small glitches on the URXD line. Because glitches do not start the system or the USART module, current consumption is reduced in noisy environments. Figure 13–24 shows the accepted receive-start timing condition. Figure 13-24. Receive-Start Timing Using URXS Flag, Start Bit Accepted The UART stops receiving a character when the URXD signal exceeds the deglitch time $t_{\tau}$ but the majority vote on the signal fails to detect a start bit, as shown in Figure 13–25. The software should handle this condition and return the system to the appropriate low-power mode. The interrupt flag URXIFG is not set. Figure 13-25. Receive Start Timing Using URXS Flag, Start Bit Not Accepted Glitches at the URXD line are suppressed automatically and no further activity occurs in the MSP430 as shown in Figure 13–26. The data for the deglitch time $t_{\scriptscriptstyle T}$ is noted in the corresponding device specification. Figure 13–26. Receive Start Timing Using URXS Flag, Glitch Suppression The interrupt handler must reset the URXSE bit in control register UxCTL to prevent further interrupt service requests from the URXS signal and to enable the basic function of the receive interrupt flag URXIFG. ``` Interrupt handler for frame start condition and Character receive **************** UORX_Int BIT.B #URXIFG0,&IFG2 ; test URXIFG signal to JNE ST_COND ; check if frame start ; condition . . . . . ST_COND BIC.B #URXSE,&UOTCTL ; clear ff/signal URXS, ; stop further interrupt ; requests BIS.B #URXSE,&UOTCTL ; Prepare FF_URXS for next ; frame start bits and set ; the conditions to run the ; clock needed for UART RX ``` #### Note: Break Detect (BRK) Bit With Halted UART Clock If the UART operates with the wake-up-on-start-condition mode and switches off the UCLK whenever a character is completely received, a communication line break cannot be detected automatically by the UART hardware. The break detection requires the baud-rate generator BRSCLK, but it is stopped upon the missing UCLK. ## 13.6.2 Maximum Utilization of Clock Frequency vs Baud Rate UART Mode The current consumption increases linearly with the clock frequency. It should be kept to the minimum required to meet application conditions. Fast communication speed is needed for calibration and testing in manufacturing processes, alarm responses in critical applications, and response time to human requests for information. The MSP430 USART can generate baud rates up to one third of the clock frequency. An additional modulation of the baud-rate timing adjusts timing for individual bits within a frame. The timing is adjusted from bit to bit to meet timing requirements even when a noninteger division is needed. Baud rates up to 4800 baud can be generated from a 32,768 Hz crystal with maximum errors of 11 percent. Standard UARTs—even with the worst maximum error (–14.6 percent)—can obtain maximum baud rates of 75 baud. ## 13.6.3 Support of Multiprocessor Modes for Reduced Use of MSP430 Resources Communication systems can use multiprocessor modes with multiple-character idle-line or address-bit protocols. The first character can be a target address, a message identifier, or can have another definition. This character is interpreted by the software and, if it is of any significance to the application, the succeeding characters are collected and further activities are defined. An insignificant first character would stop activity for the processing device. This application is supported by the wake-up interrupt feature in the receive operation, and sends wake-up conditions along with a transmission. Avoiding activity on insignificant characters reduces consumption of MSP430 resources and the system can remain in the most efficient power-conserving mode. In addition to the multiprocessor modes, rejecting erroneous characters saves MSP430 resources. This practice prevents interrupt handling of the erroneous characters. The processor waits in the most efficient power-conserving mode until a character is processed. #### 13.7 Baud Rate Considerations The MSP430 baud-rate generator uses a divider and a modulator. A given crystal frequency and a required baud rate determines the required division factor N: $$N = \frac{BRCLK}{baud rate}$$ The required division factor N usually has an integer part and a fraction. The divider in the baud rate generator realizes the integer portion of the division factor N, and the modulator meets the fractional part as closely as possible. The factor N is defined as: $$N = UxBR + \frac{1}{n} \sum_{i=0}^{n-1} mi$$ Where: N: Target division factor UxBR: 16-bit representation of registers UxBR1 and UxBR0 i: Actual bit in the framen: Number of bits in the framem<sub>i</sub>: Data of the actual modulation bit Baud rate = $$\frac{BRCLK}{N} = \frac{BRCLK}{UxBR + \frac{1}{n}\sum\limits_{i=0}^{n-1} m_i}$$ ## 13.7.1 Bit Timing in Transmit Operation The timing for each individual bit in one frame or character is the sum of the actual bit timings as shown in Figure 13–27. The baud-rate generation error shown in Figure 13–28 in relation to the required ideal timing, is calculated for each individual bit. The relevant error information is the error relative to the actual bit, not the overall relative error. Figure 13-27. MSP430 Transmit Bit Timing Figure 13–28. MSP430 Transmit Bit Timing Errors Even small errors per bit (relative errors) can result in large cumulative errors. They must be considered to be cumulative, not relative. The error of an individual bit can be calculated by: $$Error[\%] = \frac{\sum\limits_{i=0}^{n-1} t_{actual_i} - \sum\limits_{i=0}^{n-1} t_{target_i}}{t_{baud\ rate}} \times 100\%$$ or, Error [%] = $$\left\{ \frac{baud\ rate}{BRCLK} \times \left[ (i+1) \times UxBR + \sum_{i=0}^{n-1} m_i \right] - (i+1) \right\} \times 100\%$$ With: baud rate: Required baud rate BRCLK: Input frequency – selected for UCLK, ACLK, or MCLK i = 0 for the start bit, 1 for the data bit D0, and so on *UxBR:* Division factor in registers UxBR1 and UxBR0 ## Example 13-3. Error Example for 2400 Baud The following data are assumed: Baud rate = 2400 BRCLK = 32,768 Hz (ACLK) UxBR = 13, since the ideal division factor is 13.67 m = 6Bh: m7=0, m6=1, m5=1, m4=0, m3=1, m2=0, m1=1 and m0=1 The LSB (m0) of the modulation register is used first. Start bit Error [%] = $$\left(\frac{\text{baud rate}}{\text{BRCLK}} \times ((0+1) \times \text{UxBR} + 1) - 1\right) \times 100\% = 2.54\%$$ Data bit D0 Error [%] = $\left(\frac{\text{baud rate}}{\text{BRCLK}} \times ((1+1) \times \text{UxBR} + 2) - 2\right) \times 100\% = 5.08\%$ Data bit D1 Error [%] = $\left(\frac{\text{baud rate}}{\text{BRCLK}} \times ((2+1) \times \text{UxBR} + 2) - 3\right) \times 100\% = 0.29\%$ Data bit D2 Error [%] = $\left(\frac{\text{baud rate}}{\text{BRCLK}} \times ((3+1) \times \text{UxBR} + 3) - 4\right) \times 100\% = 2.83\%$ Data bit D3 Error [%] = $\left(\frac{\text{baud rate}}{\text{BRCLK}} \times ((4+1) \times \text{UxBR} + 3) - 5\right) \times 100\% = -1.95\%$ Data bit D4 Error [%] = $\left(\frac{\text{baud rate}}{\text{BRCLK}} \times ((5+1) \times \text{UxBR} + 4) - 6\right) \times 100\% = 0.59\%$ Data bit D5 Error [%] = $\left(\frac{\text{baud rate}}{\text{BRCLK}} \times ((6+1) \times \text{UxBR} + 5) - 7\right) \times 100\% = 3.13\%$ Data bit D6 Error [%] = $\left(\frac{\text{baud rate}}{\text{BRCLK}} \times ((7+1) \times \text{UxBR} + 5) - 8\right) \times 100\% = -1.66\%$ Data bit D7 Error [%] = $\left(\frac{\text{baud rate}}{\text{BRCLK}} \times ((8+1) \times \text{UxBR} + 6) - 9\right) \times 100\% = 0.88\%$ Parity bit Error [%] = $\left(\frac{\text{baud rate}}{\text{BRCLK}} \times ((9+1) \times \text{UxBR} + 7) - 10\right) \times 100\% = 3.42\%$ Stop bit 1 Error [%] = $\left(\frac{\text{baud rate}}{\text{BRCLK}} \times ((10+1) \times \text{UxBR} + 7) - 11\right) \times 100\% = -1.37\%$ ## 13.7.2 Typical Baud Rates and Errors The standard baud rate data needed for the baud rate registers and the modulation register are listed in Table 13–6 for the 32,768-Hz watch crystal (ACLK) and MCLK, assumed to be 32 times the ACLK frequency. The error listed is calculated for the transmit and receive paths. In addition to the error for the receive operation, the synchronization error must be considered. Table 13–6. Commonly Used Baud Rates, Baud Rate Data, and Errors | | Div | ide by | | | ACLK ( | 32,768 Hz) | | | MCLK (1,048,576 Hz) | | | | | |--------------|------------|---------|-------|-------|--------|-----------------------|-----------------------|--------------------------|---------------------|-------|--------|-----------------------|-----------------------| | Baud<br>Rate | ACLK | MCLK | UxBR1 | UxBR0 | UxMCTL | Max.<br>TX<br>Error % | Max.<br>RX<br>Error % | Synchr.<br>RX<br>Error % | UxBR1 | UxBR0 | UxMCTL | Max.<br>TX<br>Error % | Max.<br>RX<br>Error % | | 75 | 436.9<br>1 | 13,981 | 1 | B4 | FF | -0.1/0.3 | -0.1/0.3 | ±2 | 36 | 9D | FF | 0/0.1 | ±2 | | 110 | 297.8<br>9 | 9532.51 | 1 | 29 | FF | 0/0.5 | 0/0.5 | ±3 | 25 | 3C | FF | 0/0.1 | ±3 | | 150 | 218.4<br>5 | 6990.5 | 0 | DA | 55 | 0/0.4 | 0/0.4 | ±2 | 1B | 4E | FF | 0/0.1 | ±2 | | 300 | 109.2<br>3 | 3495.25 | 0 | 6D | 22 | -0.3/0.7 | -0.3/0.7 | ±2 | 0D | A7 | 00 | -0.1/0 | ±2 | | 600 | 54.61 | 1747.63 | 0 | 36 | D5 | -1/1 | -1/1 | ±2 | 06 | D3 | FF | 0/0.3 | ±2 | | 1200 | 27.31 | 873.81 | 0 | 1B | 03 | -4/3 | -4/3 | ±2 | 03 | 69 | FF | 0/0.3 | ±2 | | 2400 | 13.65 | 436.91 | 0 | 0D | 6B | 6/3 | -6/3 | ±4 | 01 | B4 | FF | 0/0.3 | ±2 | | 4800 | 6.83 | 218.45 | 0 | 06 | 6F | -9/11 | -9/11 | ±7 | 0 | DA | 55 | 0/0.4 | ±2 | | 9600 | 3.41 | 109.23 | 0 | 03 | 4A | -21/12 | -21/12 | ±15 | 0 | 6D | 03 | -0.4/1 | ±2 | | 19,200 | | 54.61 | | | | | | | 0 | 36 | 6B | -0.2/2 | ±2 | | 38,400 | | 27.31 | | | | | | | 0 | 1B | 03 | -4/3 | ±2 | | 76,800 | · | 13.65 | | · | | | | | 0 | 0D | 6B | -6/3 | ±4 | | 115,200 | | 9.10 | | | | | | | 0 | 09 | 08 | -5/7 | ±7 | The maximum error is calculated for the receive and transmit modes. The receive-mode error is the accumulated time versus the ideal scanning time in the middle of each bit. The transmit error is the accumulated timing error versus the ideal time of the bit period. The MSP430 USART peripheral interface allows baud rates nearly as high as the clock rate. It has a low error accumulation as a result of modulating the individual bit timing. In practice, an error margin of 20% to 30% supports standard serial communication. ## 13.7.3 Synchronization Error The synchronization error, shown in Figure 13–29, results from the asynchronous timing between the URXD pin data signal and the internal clock system. The receive signal is synchronized with the BRSCLK clock. The BRSCLK clock is sixteen to thirty-one times faster than the bit timing, as described. | BRSCLK = BRCLK | for | | N | ≤ 1F | |---------------------|-----|-------|----------|-----------| | BRSCLK = BRCLK/2 | for | 20h | ≤ N | <br>≤ 3Fh | | BRSCLK = BRCLK/4 | for | 40h | ≤N | ≤7Fh | | BRSCLK = BRCLK/8 | for | 80h | ≤N | ≤FFh | | BRSCLK = BRCLK/16 | for | 100 | ≤N | ≤ 1FF | | BRSCLK = BRCLK/32 | for | 200 | $\leq N$ | ≤3FFh | | BRSCLK = BRCLK/64 | for | 400 | $\leq N$ | ≤ 7FFh | | BRSCLK = BRCLK/128 | for | 800h | $\leq N$ | ≤FFFh | | BRSCLK = BRCLK/256 | for | 1000h | $\leq N$ | ≤ 1FFFh | | BRSCLK = BRCLK/512 | for | 2000h | $\leq N$ | ≤ 3FFFh | | BRSCLK = BRCLK/1024 | for | 4000h | $\leq N$ | ≤ 7FFFh | | BRSCLK = BRCLK/2048 | for | 8000h | $\leq N$ | ≤FFFFh | Figure 13-29. Synchronization Error The target start-bit detection-baud-rate timing $t_{target(0)}$ is half the baud-rate timing $t_{baud\ rate}$ because the bit is tested in the middle of its period. The target baud rate timing $t_{targeti}$ for all of the other succeeding bits is the baud rate timing $t_{baud\ rate}$ . $$Error [\%] = \frac{t_{actual_0} + t_{target_0}}{0.5 \times t_{target_0}} + \frac{\sum\limits_{i=1}^{n-1} t_{actual_i} - \sum\limits_{i=1}^{n-1} t_{target_i}}{t_{target_i}} \times 100\%$$ $$OR$$ $$Error [\%] = \left(\frac{baud\ rate}{BRCLK} \times \left\{2 \times \left[m0 + int\left(UxBR/2\right)\right] + \left(i \times UxBR + \sum\limits_{i=1}^{n-1} m_i\right)\right\} - 1 - i\right) \times 100\%$$ Where: baud rate is the required baud rate BRCLK is the input frequency—selected for UCLK, ACLK, or MCLK i = 0 for the start bit, 1 for data bit D0, and so on UxBR is the division factor in registers UxBR1 and UxBR0 ## Example 13-4. Synchronization Error-2400 Baud The following data are assumed: Baud rate = 2400 BRCLK = 32,768 Hz (ACLK) UxBR = 13, since the ideal division factor is 13.67 m = 6Bh: m7=0, m6=1, m5=1, m4=0, m3=1, m2=0, m1=1 and m0=1 The LSB (m0) of the modulation register is used first. $$Start \ bit \ Error \ [\%] = \left(\frac{baud \ rate}{BRCLK} \times [2x(1+6)+(0\times UxBR+0-0)]-1\right) \times 100\% = 2.54\%$$ $$Data \ bit \ D0 \ Error \ [\%] = \left(\frac{baud \ rate}{BRCLK} \times [2x(1+6)+(1\times UxBR+1)]-1-1\right) \times 100\% = 5.08\%$$ $$Data \ bit \ D1 \ Error \ [\%] = \left(\frac{baud \ rate}{BRCLK} \times [2x(1+6)+(2\times UxBR+1)]-1-2\right) \times 100\% = 0.29\%$$ $$Data \ bit \ D2 \ Error \ [\%] = \left(\frac{baud \ rate}{BRCLK} \times [2x(1+6)+(3\times UxBR+2)]-1-3\right) \times 100\% = 2.83\%$$ $$Data \ bit \ D3 \ Error \ [\%] = \left(\frac{baud \ rate}{BRCLK} \times [2x(1+6)+(4\times UxBR+2)]-1-4\right) \times 100\% = -1.95\%$$ $$Data \ bit \ D4 \ Error \ [\%] = \left(\frac{baud \ rate}{BRCLK} \times [2x(1+6)+(5\times UxBR+3)]-1-5\right) \times 100\% = 0.59\%$$ $$Data \ bit \ D5 \ Error \ [\%] = \left(\frac{baud \ rate}{BRCLK} \times [2x(1+6)+(6\times UxBR+4)]-1-6\right) \times 100\% = 3.13\%$$ $$Data \ bit \ D6 \ Error \ [\%] = \left(\frac{baud \ rate}{BRCLK} \times [2x(1+6)+(8\times UxBR+4)]-1-7\right) \times 100\% = -1.66\%$$ $$Data \ bit \ D7 \ Error \ [\%] = \left(\frac{baud \ rate}{BRCLK} \times [2x(1+6)+(9\times UxBR+6)]-1-9\right) \times 100\% = 3.42\%$$ $$Stop \ bit \ 1 \ Error \ [\%] = \left(\frac{baud \ rate}{BRCLK} \times [2x(1+6)+(9\times UxBR+6)]-1-10\right) \times 100\% = -1.37\%$$ $$Stop \ bit \ 2 \ Error \ [\%] = \left(\frac{baud \ rate}{BRCLK} \times [2x(1+6)+(10\times UxBR+6)]-1-11\right) \times 100\% = -1.17\%$$ # **USART Peripheral Interface, SPI Mode** The universal synchronous/asynchronous receive/transmit (USART) serial-communication peripheral supports two serial modes with one hardware configuration. These modes shift a serial-bit stream in and out of the MSP430 at a programmed rate or at a rate defined by an external clock. The first mode is the universal asynchronous-receive/transmit (UART) communication protocol (discussed in Chapter 13); the second is the serial peripheral-interface (SPI) protocol. Bit SYNC in control register U0CTL for UART0 and U1CTL for USART1 selects the required mode: SYNC = 0: UART—asynchronous mode selected SYNC = 1: SPI—synchronous mode selected This chapter describes the SPI mode. | торіс | Page | |-------|--------------------------------------| | 14.1 | USART Peripheral Interface | | 14.2 | USART Peripheral Interface, SPI Mode | | 14.3 | Synchronous Operation | | 14.4 | Interrupt and Control Functions | | 14.5 | Control and Status Registers | # 14.1 USART Peripheral Interface The USART peripheral interface connects to the CPU as a byte-peripheral module. It connects the MSP430 to the external system environment with three or four external pins. Figure 14–1 shows the USART peripheral-interface module Figure 14-1. Block Diagram of USART # 14.2 USART Peripheral Interface, SPI Mode The USART peripheral interface is a serial channel that shifts a serial bit stream of 7 or 8 bits in and out of the MSP430. The SPI mode is chosen when control bit SYNC in the USART control register (U0CTL for UART0 and U1CTL for USART1) is set. #### 14.2.1 SPI Mode Features The features of the SPI mode are: - ☐ Supports three-pin and four-pin SPI operations via SOMI, SIMO, UCLK, and STE - Master or slave mode - ☐ Separate shift registers for receive (UxRXBUF) and transmit (UxTXBUF) - Double buffers for receiving and transmitting - ☐ Has clock-polarity and clock-phase control - ☐ Has clock-frequency control in master mode - Supports a character length of seven or eight bits per character Figure 14-2 shows the USART module in SPI mode. Figure 14-2. Block Diagram of USART-SPI Mode # 14.3 Synchronous Operation ☐ STE In USART synchronous mode, data and clock signals transmit and receive serial data. The master supplies the clock and data. The slaves use this clock to shift serial information in and out. The four-pin SPI mode also uses a control line to enable a slave to receive and transmit data. The line is controlled by the master. Three or four signals are used for data exchange: The interconnection of the USART in synchronous mode to another device's serial port with one common transmit/receive shift register is shown in Figure 14–3, where MSP430 is master or slave. The operation of both devices is identical. than one slave in a multiple master and slave system. Slave transmit enable. Used in four-pin mode to control more Figure 14-3. MSP430 USART as Master, External Device With SPI as Slave The master initiates the transfer by sending the UCLK signal. For the master, data is shifted out of the transmit shift register on one clock edge, and shifted into the receive shift register on the opposite edge. For the slave, the data shifting operation is the same and uses one common register for transmitting and receiving data. Master and slave send and receive data at the same time. Whether the data is meaningful or dummy data depends on the application software: - Master sends data and slave sends dummy data - Master sends data and slave sends data - Master sends dummy data and slave sends data Figures 14–4 and 14–5 show an example of a serial synchronous data transfer for a character length of seven bits. The initial content of the receive shift register is 00. The following events occur in order: - A) Slave writes 98h to the data shift register (DSR) and waits for the master to shift data out. - B) Master writes B0h to UxTXBUF, which is immediately transferred to the transmit shift register, and starts the transmission. - C) First character is finished and sets the interrupt flags. - D) Slave reads 58h from the receive buffer (right justified). - E) Slave writes 54h to the DSR and waits for the master to shift out data. - F) Master reads 4Ch from the receive buffer UxRXBUF (right justified). - G) Master writes E8h to the transmit buffer UxTXBUF and starts the transmission. Note: If USART is in slave mode, no UCLK is needed after D), until G). However, in master mode, two clocks are used internally (not on UCLK signal) to end transmit/receive of first character and prepare the transmit/receive of the next character. - H) Second character is finished and sets the interrupt flag. - I) Master receives 2Ah and slave receives 74h (right justified). Figure 14–4. Serial Synchronous Data Transfer Figure 14-5. Data Transfer Cycle <sup>†</sup> In 7 bit mode, the MSB of RXBUF is always read as 0. S: Slave M: Master MASTER SLAVE SIMO SIMO Receive Buffer UxRXBUF SPI Receive Buffer Transmit Buffer UxTXBUF STE Px.x SS STE Port.x SOMI SOMI Data Shift Register DSR Transmit Shift Register Receive Shift Register MSB MSB MSB LSB LSB **UCLK** Figure 14–6 illustrates the USART module functioning as a slave in a three or four-pin SPI configuration. Figure 14-6. MSP430 USART as Slave in Three-Pin or Four-Pin Configuration #### 14.3.1 Master SPI Mode **COMMON SPI** SCLK The master mode is selected when the master-mode bit (MM) in control register UxCTL is set. The USART module controls the serial-communication network by providing UCLK at the UCLK pin. Data is output on the SIMO pin during the first UCLK period and latched from the SOMI pin in the middle of the corresponding UCLK period. MSP430 USART The data written to the transmit buffer (UxTXBUF) is moved to the transmit shift register as soon as the shift register is empty. This initiates the data transfer on the SIMO pin starting with the most-significant bit. At the same time, received data is shifted into the receive shift register and, upon receiving the selected number of bits, the data is transferred to the receive buffer (UxRXBUF) setting the receive interrupt flag (URXIFG). Data is shifted into the receive shift register starting with the most-significant bit. It is stored and right-justified in the receive buffer (UxRXBUF). When previous data is not read from the receive buffer (UxRXBUF), the overrun error bit (OE) is set. ## Note: USART Synchronous Master Mode, Receive Initiation The master writes data to the transmit buffer UxTXBUF to receive a character. The receive starts when the transmit shift register is empty and the data is transferred to it. Receive and transmit operations always take place together, at opposite clock edges. The protocol can be controlled using the transmit-interrupt flag UTXIFG, or the receive-interrupt flag URXIFG. By using UTXIFG immediately after sending the shift-register data to the slave, the buffer data is transferred to the shift register and the transmission starts. The slave receive timing should ensure that there is a timely pick-up of the data. The URXIFG flag indicates when the data shifts out and in completely. The master can use URXIFG to ensure that the slave is ready to correctly receive the next data. #### 14.3.1.1 Four-Pin SPI Master Mode The signal on STE is used by the active master to prevent bus conflicts with another master. The STE pin is an input when the corresponding PnSEL bit (in the I/O registers) selects the module function. The master operates normally while the STE signal is high. Whenever the STE signal is low, for example, when another device makes a request to become master, the actual master reacts such that: | The pins that drive the SPI bus lines SIMO and UCLK are set to inputs. | |------------------------------------------------------------------------| | The error bit FE and the interrupt flag URXIFG in registers U0RCTL and | The bus conflict is then removed: SIMO and UCLK do not drive the bus lines, and the error flag indicates the system integrity violation to the software. Pins SIMO and UCLK are forced to the input state while STE is in a low state, and they return to the conditions defined by the corresponding control bits when STE returns to a high state. In the three-pin mode, the STE input signal is not relevant. U1RCTL, respectively, are set. #### 14.3.2 Slave SPI Mode The slave mode is selected when bit MM of the control register is reset and synchronous mode is selected. The UCLK pin is used as the input for the serial-shift clock supplied by an external master. The data-transfer rate is determined by this clock and not by the internal bit-rate generator. The data, loaded into the transmit shift register through the transmit buffer (UxTXBUF) before the start of UCLK, is transmitted on the SOMI pin using the UCLK supplied from the master. Simultaneously, the serial data applied to the SIMO pin are shifted into the receive shift register on the opposite edge of the clock. The receive-interrupt flag URXIFG indicates when the data is received and transferred into the receive buffer. The overrun-error bit is set when the previously-received data is not read before the new data is written to the receive buffer. ## 14.3.2.1 Four-Pin SPI Slave Mode In the four-pin SPI mode, the STE signal is used by the slave to enable the transmit and receive operations. It is applied from the SPI master. The receive and transmit operations are disabled when the STE signal is high, and enabled when it is low. Whenever the STE signal becomes high, any receive operation in progress is halted and then continues when the STE signal is low again. The STE signal enables one slave to access the data lines. The SOMI is input if STE is set high. # 14.4 Interrupt and Control Functions The USART peripheral interface serves two main interrupt sources for transmission and reception. Two interrupt vectors serve receive and transmit interrupt events. The interrupt control bits and flags and enable bits of the USART peripheral interface are located in the SFR address range. The bit functions are described below in Table 14–1. See the peripheral-file map in Appendix A for the exact bit locations. Table 14–1. USART Interrupt Control and Enable Bits—SPI Mode | Receive interrupt flag | URXIFG <sup>‡</sup> | Initial state reset (by PUC/SWRST) | |---------------------------|---------------------|------------------------------------| | Receive interrupt enable | URXIE‡ | Initial state reset (by PUC/SWRST) | | Receive/transmit enable† | USPIIE‡ | Initial state reset (by PUC) | | Transmit interrupt flag | UTXIFG‡ | Initial state set (by PUC/SWRST) | | Transmit interrupt enable | UTXIE‡ | Initial state reset (by PUC/SWRST) | <sup>†</sup> Different for UART mode, see Chapter 13 The USART receiver and transmitter operate in parallel and use the same baud-rate generator in synchronous master mode. In synchronous slave mode, the external clock applied to UCLK is used for the receiver and the transmitter. The receiver and transmitter are enabled and disabled together with the USPIIE bit. ## 14.4.1 USART Receive/Transmit Enable Bit, Receive Operation The receive/transmit enable bit (USPIIE) enables or disables collection of the bit stream on the URXD/SOMI data line. Disabling the USART receiver (USPIIE = 0) stops the receive operation after completion, or stops a pending operation if no receive operation is active. In synchronous mode, UCLK does not shift any data into the receiver shift register. #### 14.4.1.1 Receive/Transmit Enable Bit—MSP430 as Master The receive operation functions identically for three-pin and four-pin modes, as shown in Figure 14–7, when the MSP430 USART is selected to be the SPI master. <sup>&</sup>lt;sup>‡</sup> Suffix .0 for USART0 and .1 for USART1 No Data Written USPIIE = 0 Not Completed to UxTXBUF USPIIE = 1 Idle State Receiver USPIIE = 1 Handle Interrupt Receive Collects (Receiver Conditions Disable Enabled) Character USPIIE = 0 Character **SWRST** Received USPIIE = 1 PÚC USPIIE = 0 Figure 14–7. State Diagram of Receiver Enable Operation—MSP430 as Master ## 14.4.1.2 Receive/Transmit Enable Bit-MSP430 as Slave, Three-Pin Mode The receive operation functions differently for three-pin and four-pin modes when the MSP430 USART module is selected to be the SPI slave. In the three-pin mode, shown in Figure 14–8, no external SPI receive-control signal stops an active receive operation. A PUC signal, a software reset (SWRST), or a receive/transmit enable (USPIIE) signal can stop a receive operation and reset the USART. Figure 14–8. State Diagram of Receive/Transmit Enable—MSP430 as Slave, Three-Pin Mode ## Note: USPIIE Re-Enabled, SPI Mode After the receiver is completely disabled, a reenabling of the receiver is asynchronous to any data stream on the communication line. Synchronization to the data stream is handled by the software protocol in three-pin SPI mode. #### 14.4.1.3 Receive/Transmit Enable Bit—MSP430 as Slave, Four-Pin Mode In the four-pin mode, shown in Figure 14–9, the external SPI receive-control signal applied to pin STE stops a started receive operation. A PUC signal, a software reset (SWRST), or a receive/transmit enable (USPIIE) can stop a receive operation and reset the operation-control state machine. Whenever the STE signal is set to high, the receive operation is halted. Figure 14-9. State Diagram of Receive Enable-MSP430 as Slave, Four-Pin Mode ## 14.4.2 USART Receive/Transmit Enable Bit, Transmit Operation The receive/transmit enable bit USPIIE, shown in Figures 14–10 and 14–11, enables or disables the shifting of a character on the serial data line. If this bit is reset, the transmitter is disabled, but any active transmission does not halt until all data previously written to the transmit buffer is transmitted. If the transmission is completed, any further write operation to the transmitter buffer does not transmit. When the UxTXBUF is ready, any pending request for transmission remains, which results in an immediate start of transmission when USPIIE is set and the transmitter is empty. A low state on the STE signal removes the active master (four-pin mode) from the bus. It also indicates that another master is requesting the active-master function. #### 14.4.2.1 Receive/Transmit Enable—MSP430 as Master Figure 14–10 shows the transmit-enable activity when the MSP430 is master. Figure 14–10. State Diagram of Transmit Enable—MSP430 as Master #### 14.4.2.2 Receive/Transmit Enable, MSP430 is Slave Figure 14–11 shows the receive/transmit-enable-bit activity when the MSP430 is slave. Figure 14-11. State Diagram of Transmit Enable-MSP430 as Slave When USPIIE is reset, any data can be written regularly into the transmit buffer, but no transmission is started. Once the USPIIE bit is set, the data in the transmit buffer are immediately loaded into the transmit shift register and character transmission is started. ## Note: Writing to UxTXBUF, SPI Mode Data should never be written to transmit buffer UxTXBUF when the buffer is not ready (UTXIFG=0) and the transmitter is enabled (USPIIE is set). Otherwise, the transmission may have errors. ## Note: Writing to UxTXBUF/Reset of Transmitter, SPI Mode Disabling of the transmitter should be done only if all data to be transmitted have been moved to the transmit shift register. Data is moved from UTXBUF to the transmit shift register on the next bit clock after the shift register is ready. ``` MOV.B #...,&UOTXBUF BIC.B #USPIE0,&ME2 ; If BITCLK < SMCLK then the ; transmitter might be stopped ; before the buffer is loaded ; into the transmitter ; shift register ``` # 14.4.3 USART Receive-Interrupt Operation In the receive-interrupt operation shown in Figure 14–12, the receive-interrupt flag URXIFG is set each time a character is received and loaded into the receive buffer. Figure 14-12. Receive Interrupt Operation URXIFG is reset by a system reset PUC signal, or by a software reset (SWRST). UxRXIFG is reset automatically if the interrupt is served or the receive buffer UxRXBUF is read. The receive interrupt enable bit (USPIIE), if set, enables a CPU interrupt request as shown in Figure 14–13. The receive interrupt flag bits URXIFG and USPIIE are reset with a PUC signal or a SWRST. Figure 14–13. Receive Interrupt State Diagram # 14.4.4 Transmit-Interrupt Operation In the transmit-interrupt operation shown in Figure 14–14, the transmit-interrupt flag UTXIFG is set by the transmitter to indicate that the transmitter buffer UxTXBUF is ready to accept another character. This bit is automatically reset if the interrupt-request service is started or a character is written to the UxTXBUF. This flag activates a transmitter interrupt if bits USPIIE and GIE are set. The UTXIFG is set after a system reset PUC signal, or removal of SWRST. Figure 14-14. Transmit-Interrupt Operation The transmit-interrupt enable bit UTXIE controls the ability of the UTXIFG to request an interrupt, but does not prevent the UTXIFG flag from being set. The USPIIE is reset with a PUC signal or a SWRST. The UTXIFG bit is set after a system reset PUC signal or a SWRST, but the USPIIE bit is reset to ensure full interrupt-control capability. # 14.5 Control and Status Registers The USART registers, shown in Table 14–2, are byte structured and should be accessed using byte instructions. Table 14-2. USART Control and Status Registers | Register | Short<br>Form | | | Initial State | | |--------------------|---------------|------------|------|--------------------|--| | USART control | U0CTL | Read/write | 070h | See Section 14.5.1 | | | Transmit control | U0CTL | Read/write | 071h | See Section 14.5.2 | | | Receive control | U0RCTL | Read/write | 072h | See Section 14.5.3 | | | Modulation control | U0MCTL | Read/write | 073h | Unchanged | | | Baud rate 0 | U0BR0 | Read/write | 074h | Unchanged | | | Baud rate 1 | U0BR1 | Read/write | 075h | Unchanged | | | Receive buffer | U0RXBUF | Read/write | 076h | Unchanged | | | Transmit buffer | U0TXBUF | Read | 077h | Unchanged | | Table 14-3. USART1 Control and Status Registers | Register | Short Register<br>Form Type | | Address | Initial State | | |--------------------|-----------------------------|------------|---------|--------------------|--| | USART control | U1CTL | Read/write | 078h | See Section 14.5.1 | | | Transmit control | U1TCTL | Read/write | 079h | See Section 14.5.2 | | | Receive control | U1RCTL | Read/write | 07Ah | See Section 14.5.3 | | | Modulation control | U1MCTL | Read/write | 07Bh | Unchanged | | | Baud rate 0 | U1BR0 | Read/write | 07Ch | Unchanged | | | Baud rate 1 | U1BR1 | Read/write | 07Dh | Unchanged | | | Receive buffer | U1RXBUF | Read/write | 07Eh | Unchanged | | | Transmit buffer | U1TXBUF | Read | 07Fh | Unchanged | | All bits are random following the PUC signal, unless otherwise noted by the detailed functional description. Reset of the USART module is performed by the PUC signal or a SWRST. After a PUC signal, the SWRST bit remains set and the USART module remains in the reset condition. It is disabled by resetting the SWRST bit. The SPI mode is disabled after the PUC signal. The USART module operates in asynchronous or synchronous mode as defined by the SYNC bit. The bits in the control registers can have different functions in the two modes. All bits are described with their function in the synchronous mode—SYNC = 1. Their function in the asynchronous mode is described in Chapter 13. ### 14.5.1 USART Control Register The information stored in the control register, shown in Figure 14–15, determines the basic operation of the USART module. The register bits select the communication mode and the number of bits per character. All bits should be programmed to the desired mode before resetting the SWRST bit. Figure 14–15. USART Control Register Bit 0: The USART state machines and operating flags are initialized to the reset condition (URXIFG=USPIIE=0, UTXIFG=1) if the software reset bit is set. Until the SWRST bit is reset, all affected logic is held in the reset state. This implies that after a system reset the USART must be reenabled by resetting this bit. #### Note: The USART initialization sequence should be: - Initialize per application requirements while leaving SWRST=1 - Clear SWRST - Enable interrupts if desired. Bit 1: Master mode is selected when the MM bit is set. The USART module slave mode is selected when the MM bit is reset. Bit 2: Peripheral module mode select The SYNC bit sets the function of the USART peripheral-interface module. Some of the USART control bits have different functions in UART and SPI modes. SYNC = 0: UART function is selected SYNC = 1: SPI function is selected Bit 3: The listen bit determines the transmitted data to feed back internally to the receiver. This is commonly called loopback mode. Bit 4: Character length This register bit sets the length of the character to be transmitted as either seven or eight bits. CHAR = 0: 7-bit data CHAR = 1: 8-bit data Bit 5: Unused Bit 6: Unused Bit 7: Unused ## 14.5.2 Transmit Control Register U0TCTL, U1TCTL The transmit control register, shown in Figure 14–16, controls the USART hardware associated with transmitter operations. Figure 14–16. Transmit Control Register U0TCTL, U1TCTL Bit 0: Master mode: The transmitter-empty flag TXEPT is set when the transmitter shift register and UxTXBUF are empty, and reset when data are written to UxTXBUF. It is set again by a SWRST. Slave mode: The transmitter-empty flag TXEPT is not set when the transmitter shift register and UxTXBUF are empty. Bit 1: The slave transmit-control bit STC selects if the STE pin is used for master and slave mode: STC = 0: The four-pin mode of SPI is selected. The STE signal is used by the master to avoid bus conflicts, or is used in slave mode to control transmit and receive enable. STC = 1: The three-pin SPI mode is selected. STE is not used in master or slave mode. Bit 2: Unused Bit 3: Unused Bits 4, 5: Source select 0 and 1 The source-select bits define which clock source is used for baud-rate generation only when master mode is selected: SSEL1,SSEL0 0 External clock UCLK selected 1 Auxiliary clock ACLK selected 2, 3 SMCLK In master mode (MM = 1), an external clock at UCLK cannot be selected since the master supplies the UCLK signal for any slave. In slave mode, bits SSEL1 and SSEL0 are not relevant. The external clock UCLK is always used. Bits 6, 7: Clock polarity CKPL and clock phase CKPH The CKPL bit controls the polarity of the SPICLK signal. CKPL = 0: The inactive level is low; data is output with the rising edge of UCLK; input data is latched with the falling edge of UCLK. CKPL = 1: The inactive level is high; data is output with the falling edge of UCLK; input data is latched with the rising edge of SPICLK. The CKPH bit controls the polarity of the SPICLK signal as shown in Figure 14–17. CKPH = 0: Normal UCLK clocking scheme CKPH = 1: UCLK is delayed by one half cycle Figure 14-17. USART Clock Phase and Polarity <sup>\*</sup>Previous Data Bit When operating with the CKPH bit set, the USART (synchronous mode) makes the first bit of data available after the transmit shift register is loaded and before the first edge of the UCLK. In this mode, data is latched on the first edge of UCLK and transmitted on the second edge. ## 14.5.3 Receive Control Register U0RCTL, U1RCTL The receive control register, shown in Figure 14–18, controls the USART hardware associated with the receiver operation and holds error conditions. Figure 14-18. Receive Control Register U0RCTL, U1RCTL Bit 0: Undefined, driven by USART hardware Bit 1: Undefined, driven by USART hardware Bit 2: Unused Bit 3: Unused Bit 4: Undefined, driven by USART hardware Bit 5: The overrun-error-flag bit (OE) is set when a character is transferred to UxRXBUF before the previous character is read. The previous character is overwritten and lost. OE is reset by a SWRST, a system reset, by reading the UxRXBUF, or by an instruction. Bit 6: Undefined, driven by USART hardware Bit 7: Frame error. The FE bit is set when four-pin mode is selected and a bus conflict stops an active master by applying a negative transition signal to pin STE. FE is reset by a SWRST, a system reset, by reading the UxRXBUF, or by an instruction. ## 14.5.4 Baud Rate Select and Modulation Control Registers The baud-rate generator uses the content of baud-rate select registers UxBR1 and UxBR0, shown in Figure 14–19, to generate the serial-data-stream bit timing. The smallest division factor is two. Figure 14–19. USART Baud-Rate Select Register Baud rate = $$\frac{BRCLK}{UxBR + \frac{1}{n}\sum_{j}^{n}mi}$$ with UxBR= [UxBR1, UxBR0] The maximum baud rate that can be selected for transmission in master mode is half of the clock-input frequency of the baud-rate generator. In slave mode, the rate is determined by the external clock applied to UCLK. The modulation control register, shown in Figure 14–20, is not used for serial synchronous communication. It is best kept in reset mode (bits m0 to m7 = 0). Figure 14-20. USART Modulation Control Register ## 14.5.5 Receive Data Buffer U0RXBUF, U1RXBUF The receive data buffer (UxRXBUF), shown in Figure 14–21, contains previous data from the receiver shift register. UxRXBUF is cleared with a SWRST or a PUC signal. Reading UxRXBUF resets the receive-error bits and the receive-interrupt flag URXIFG. Figure 14-21. Receive Data Buffer U0RXBUF, U1RXBUF The MSB of the UxRXBUF is always reset in seven-bit-length mode. ## 14.5.6 Transmit Data Buffer U0TXBUF, U1TXBUF The transmit data buffer (UxTXBUF), shown in Figure 14–22, contains current data for the transmitter to transmit. Figure 14-22. Transmit Data Buffer U0TXBUF, U1TXBUF The UTXIFG bit indicates that UxTXBUF is ready to accept another character for transmission. In master mode, the transmission is initialized by writing data to UxTXBUF. The transmission of this data is started on the next bit clock if the transmit shift register is empty. When seven-bit character-length is used, the data moved into the transmit buffer must be left-justified since the MSB is shifted out first. ## **Note: Writing to UxTXBUF** Writing data to the transmit-data buffer must only be done if buffer UxTXBUF is empty; otherwise, an unpredictable character can be transmitted. # Chapter 15 # Comparator\_A The Comparator\_A peripheral module is used to compare analog signals to support various forms of analog-to-digital conversion. The Comparator\_A module includes: | Comparator with on/off capability and no input hysteresis | |-----------------------------------------------------------| | Internal analog voltage reference generator | | Internal reference levels available externally | | Input multiplexer to exchange the comparator terminals | | Software-selectable RC-filter at the comparator output | | One interrupt vector | | Page | |------| | 15–2 | | 15–3 | | 15–5 | | 15–9 | | • | # 15.1 Comparator\_A Overview The primary function of the comparator module is to support precision A/D slope-conversion applications, battery-voltage supervision, and monitoring of external analog signals. The comparator is controlled via twelve control bits in registers CACTL1 and CACTL2. Figure 15–1. Schematic of Comparator\_A The input and output pins of Comparator\_A are often multiplexed with other pin functions on the MSP430. Additionally, the internal connections to Comparator\_A can differ among MSP430 devices. The data sheet of a desired device should always be consulted to determine the specific connection implementations. # 15.2 Comparator\_A Description The comparator\_A peripheral module is comprised of several major blocks. These blocks are described in this section. #### 15.2.1 Input Analog Switches The input analog switches connect or disconnect the comparator input terminals to associated port pins using the P2CA0 and P2CA1 control bits. Both terminal inputs can be controlled individually. P2CA0 and P2CA1 allow: | Application of an external signal to the + and - terminals of the comparator | |------------------------------------------------------------------------------| | or | ☐ Routing of an internal reference voltage (if applied) to a comparator-input terminal as an output on an associated port pin. In this way, the internal reference voltage can be used to bias external circuitry. Internally, the input switch is constructed as a T-switch to suppress distortion in the signal path. When a comparator terminal is not connected to an external pin, it should be connected to an internal reference-voltage level. #### Note: Ensure that the comparator input terminals are connected to signal, power, or ground level. Otherwise, floating levels may cause unexpected interrupts and current consumption may increase. ## 15.2.2 Input Multiplexer Control bit CAEX controls the input multiplexer to select which input signals are connected to the comparator's + and - terminals. Additionally, when the comparator terminals are exchanged, the output signal from the comparator is inverted. This allows the user to determine or compensate for the comparator offset. ## 15.2.3 The Comparator The comparator compares the analog voltages at the + and – input terminals. If the + terminal is more positive than the – terminal, the comparator output will be high (note that the value of signal CAOUT also depends on the value of CAEX). The comparator can be switched on or off using control bit CAON. The comparator should be switched off when not in use to stop its current consumption. When the comparator is switched off, the output is low. Note that the value of CAOUT still depends on the value of CAEX, even when the comparator is off. ## 15.2.4 The Output Filter The output of the comparator can be used with or without internal filtering. When control bit CAF is set, the output is filtered with an-chip RC-filter. The filter is bypassed when CAF is reset. A comparator output will oscillate if the voltage difference across the input terminals is small. Internal and external parasitic effects and cross coupling on and between signal lines, power-supply lines, and other parts of the system are responsible for this behavior (see Figure 15–2). The comparator output oscillation reduces accuracy and resolution of the comparison result. Selecting the output filter can reduce errors associated with comparator oscillation. Figure 15–2. RC-Filter Response at the Output of the Comparator ## 15.2.5 The Voltage Reference Generator The voltage reference generator is used to generate $V_{CAREF}$ . $V_{CAREF}$ can be applied to either of the comparator input terminals. Control bits CAREF0 and CAREF1 control the output of the voltage generator. Control bit CARSEL selects the comparator terminal to which $V_{CAREF}$ is applied. If external signals are applied to the comparator input terminals, the internal reference generator should be shut off to reduce current consumption. The divider in the voltage reference generator can generate a fraction of the device's $V_{CC}$ , or a fixed transistor-threshold voltage. This threshold voltage tolerance is specified in the specific device's data sheet. Ratiometric measurement principles that compare unknown values, such as resistive or capacitive sensors, with a known value such as a precision resistor or capacitor, can use an internal reference and achieve accurate results without an absolute $V_{CC}$ . $V_{CC}$ needs to be stable, but not necessarily known. The accuracy of ratiometric measurements is determined by the accuracy of the known resistor or capacitor value. Absolute measurement principles require a stable $V_{CC}$ to ensure that the voltage reference generated produces accurate reference-voltage levels. ## 15.2.6 Comparator\_A Interrupt Circuitry One interrupt and one interrupt vector are associated with the Comparator\_A (see Figure 15–3). The interrupt flag CAIFG is set on either the rising or falling edge of the comparator output. The interrupt edge-select bit, CAIES, determines which edge of the output signal sets the CAIFG flag. The interrupt-enable bit, CAIE, along with the general interrupt-enable bit (GIE) control if the CAIFG bit generates a CPU interrupt. If both the CAIE and the GIE bits are set, then the CAIFG flag will generate a CPU interrupt request. The CAIFG flag is automatically reset when the CPU interrupt request is serviced. The CAIFG, CAIES, and CAIE bits are all located in the CACTL1 register. Figure 15–3. Comparator\_A Interrupt System # 15.3 Comparator\_A Control Registers The Comparator\_A module is configured with three module registers as shown in Table 15–1. The module registers are mapped into the lower peripheral file address range where all byte modules are located and should be accessed with byte instructions (suffix B). Table 15–1. Comparator A Control Registers | Register | Short<br>Form | Register Type | Address | Initial<br>State | |---------------------------|---------------|---------------|---------|------------------| | C_A control register 1: | CACTL1 | Read/write | 059h | Reset | | • C_A control register 2: | CACTL2 | Read/write | 05Ah | Reset | | C_A port dissipation reg: | CAPD | Read/write | 05Bh | Reset | # 15.3.1 Comparator\_A, Control Register CACTL1 The control register CACTL1 is shown and described below. CAIFG, bit0: The Comparator\_A interrupt flag CAIE, bit1: The Comparator\_A interrupt enable CAIES, bit2: The Comparator\_A interrupt edge select bit 0: The rising edge of the comparator output sets the Comparator\_A interrupt flag CAIFG 1: The falling edge of the comparator output sets the Comparator\_A interrupt flag CAIFG CAON, bit3: The comparator is switched on or off. When off, the current consumption of the comparator is stopped. The current consumption of the reference circuitry is enabled or disabled independently. 0: The comparator is disabled, current consumption is stopped and the output of the comparator is low. 1: The comparator is enabled and active. CAREF, bit4,5: 0: Internal reference is switched off. An external reference can be applied. 1: 0.25\*Vcc reference is selected 2: 0.50\*Vcc reference is selected Diode reference is selected. The diode reference varies with each individual device, temperature and supply voltage. See device data sheet. CARSEL, bit6: The internal reference V<sub>CAREF</sub>, selected by CAREF bits, is applied to the +terminal or –terminal. Reference is selected to the +terminal (CAEX = 0) or -terminal (CAEX = 1) 1: Reference is selected to the –terminal (CAEX = 0) or +terminal (CAEX = 1) CAEX, bit7: The inputs of the comparator are exchanged. This is used to measure or compensate for the offset of the comparator. ## 15.3.2 Comparator\_A, Control Register CACTL2 The control register CACTL2 is shown and described below. 7 0 CACTL2 CACTL CACTL CACTL **CACTL** P2CA1 P2CA0 CAF CAOUT 05Ah 2.7 2.6 2.5 2.4 rw-(0) rw-(0) rw-(0) rw-(0) rw-(0) rw-(0) rw-(0) r-(0) CAOUT, bit0: The comparator output. Writing to this bit, for example when writing a new register value, has no affect or negative impact. CAF, bit1: The comparator output filter is bypassed (CAF=0) or switched into the output path (CAF=1). P2CA0, bit2: Pin to CA0 0: The external, pin signal is not connected to the Comparator\_A 1: The external, pin signal is connected to the Comparator\_A P2CA1, bit3: Pin to CA1 0: The external, pin signal is not connected to the Comparator\_A 1: The external, pin signal is connected to the Comparator\_A Bits 4–7: See device data sheet for implementation. ## 15.3.3 Comparator A, Port Disable Register CAPD Typically, the comparator input and output functions are multiplexed with digital I/O port pins to save pin count on a device. Also, slope A/D applications often utilize multiple digital I/O ports (for charging and discharging) to provide multiple channels of slope A/D conversion. In these multichannel applications, a useful feature of the digital I/O pins is the ability to disable the input buffer. Typically, all channels except the one being converted are disabled, providing a high-impedance input and avoiding current consumption caused by throughput current. (See Section 15.4.1) The typical digital I/O ports on MSP430 do not have the ability to disable the input buffer. However, on devices with the Comparator\_A, the capability has been added and is controlled with the CAPD.x bits. The control bits CAPD.0 to CAPD.7 are initially reset, enabling all the input buffers for the associated port. The port input buffer is disabled if the according CAPD.x bit is set. See device data sheet for port associations. The ability to disable the input buffer for the device pin applies to up to eight inputs of the associated digital I/O port (check device data sheet for implementation details). For example, the '41x devices have CA1 multiplexed on pin P1.7 and CA0 multiplexed on pin P1.6, so the Comparator\_A is associated with port P1. On this device, all input buffers associated with all P1 pins (P1.x) may have the capability to be disabled with the CAPD register. CAPD.x: - 0: The input buffer for the pin enabled. - 1: The input buffer for the pin is disabled. # 15.4 Comparator\_A in Applications The Comparator\_A can be used to: - Measure resistive elements - Detect external voltage or current levels - ☐ Measure external voltage and current sources - Measure the voltage of a battery used in the system ## 15.4.1 Analog Signals at Digital Inputs Typically, Comparator\_A inputs are multiplexed with digital I/O pins. When analog signals are applied to these digital CMOS gates, parasitic current can flow from the positive terminal ( $V_{DD}, V_{CC}$ ) to the negative terminal ( $V_{SS}, GND$ ). See Figure 15–4. This parasitic current occurs if the input voltage is around the transition level of the input gate. Figure 15-4. Transfer Characteristic and Power Dissipation in a CMOS Inverter/Buffer Figure 15-5. Transfer Characteristic and Power Dissipation in a CMOS Gate MSP430 devices with the Comparator\_A module have additional circuitry on the associated digital I/O port pins to allow the input buffers to be disabled (see Figure 15–5). The buffers are enabled or disabled with the CAPD.x bits (see Section 15.3.3). Note that the circuitry is added to all pins of the associated I/O port, not just the pins for the Comparator\_A inputs. Disabling the input buffer for a specific pin will disable the parasitic current flow and therefore reduce overall current consumption. It is important to disable the buffer for any I/O pin that is not being actively driven if current consumption is critical (see Figure 15–6). Figure 15–6. Application Example With One Active(Driving R3) and Three Passive Pins With Applied Analog Signals The specific implementation (which digital inputs/outputs can be controlled by CAPD.x) varies with each MSP430 device configuration. Refer to the specific device's data sheet to see which I/O port is associated with Comparator\_A. ## 15.4.2 Comparator\_A Used to Measure Resistive Elements The Comparator\_A can be used to measure resistive elements. For example, temperature can be converted into digital data via a thermistor, by comparing the thermistor's discharge time to that of a reference resistor. See Figure 15–7. Figure 15-7. Temperature Measurement Systems The resistive elements are compared using a capacitor charge-discharge cycle, as shown in Figure 15–8. This is based on a ratiometric conversion principle, as the ratio of two capacitor-discharge times is compared. Absolute $V_{CC}$ and the actual capacitor value are not critical, as the ratiometric principle cancels these values out. $V_{CC}$ and the capacitor value should simply remain constant during the conversion. $$\begin{split} \frac{N_{meas}}{N_{ref}} &= \frac{-R_{meas} \times C \times \ln \frac{V_{ref}}{V_{CC}}}{-R_{ref} \times C \times \ln \frac{V_{ref}}{V_{CC}}} \\ \frac{N_{meas}}{N_{ref}} &= \frac{R_{meas}}{R_{ref}} \\ R_{meas} &= R_{ref} \times \frac{N_{meas}}{N_{ref}} \end{split}$$ Figure 15–8. Timing for Temperature Measurement Systems MSP430 resources used to calculate the temperature sensed by R(meas): ## Digital I/O: □ Two digital outputs to charge and discharge the capacitor. Port pins are set to provide a V<sub>CC</sub> output (charge a capacitor), reset to discharge a capacitor, and switched to high-impedance (including correct state of CAPD.x bit) when not in use. One output discharges the capacitor via reference resistor R(ref), the other output discharges it via R(meas). #### Comparator A: - ☐ The terminal is connected to a reference level, for example 0.25 x V<sub>CC</sub>. - ☐ The + terminal is connected to the positive terminal of the capacitor. - ☐ CAOUT or CAIFG utilized to measure the discharge time. - ☐ The output filter should be used to minimize multiple switching when the voltages at the comparator inputs are close together. If CAOUT is available as an input to a timer-capture register such as Timer\_A, the capacitor discharge time can be measured very precisely, without software polling for a change of CAOUT, by using the timer capture function. $$R_{meas} = R_{ref} \times \frac{N_{meas}}{N_{ref}}$$ $T_{meas} = f(R_{meas})$ ## 15.4.3 Measuring Two Independent Resistive Element Systems It is possible to measure two independent systems with one comparator. The input multiplexer, which is controlled via CAEX, allows the two independent systems to be isolated. See Figure 15–9. An example could be if one temperature sensor has a resistor range of 10 k $\Omega$ to 200 k $\Omega$ . The other sensor is in the range of 1 k $\Omega$ to 1.5 k $\Omega$ . Two independent measurement paths are used to optimize individual measurement performance. The conversion principle is identical to the one described in the previous section. Figure 15–9. Two Independent Temperature Measurement Systems In Figure 15–10, the active signal paths are shown when the upper independent system is selected for conversion. This example uses the $0.25\times V_{CC}$ internal reference, and shows the software selectable RC-filter as active. Figure 15–10. Temperature Measurement Via Temperature Sensor R1<sub>(meas)</sub> Figure 15–11 shows the active signal paths for the lower independent system. This example uses the $0.25\times V_{CC}$ internal reference and shows the software selectable RC-filter as active. Figure 15–11. Temperature Measurement Via Temperature Sensor R2<sub>(meas)</sub> ## 15.4.4 Comparator\_A Used to Detect a Current or Voltage Level Comparator\_A can be used to detect current or voltage levels if they are below or above a reference level (shown in Figure 15–12). The reference level can be selected from the internal reference-voltage generator, or by applying an external reference level. Application software can poll the CAOUT bit for the status of the comparator, or use the interrupt flag CAIFG to determine if the level of the current or voltage source has crossed the comparator threshold. In Figure 15–12, two external voltages are compared. Application software can poll the CAOUT bit: CAOUT = 0: V(signal < V(ref) CAOUT = 1: V(signal > V(ref) Figure 15–12. Detect a Voltage Level Using an External Reference Level In Figure 15–13 current is transferred to an input voltage by I $\times$ R<sub>(sense)</sub>. The current limit is set for example to 0.25 $\times$ V<sub>CC</sub>. The current is below the limit as long as CAOUT is reset. VCC ov Vcc CAEX 0 P2CA0 CAF Capture 0 CA0 Input of **0** Timer\_A CAOUT to R<sub>(sense)</sub> 0 External Pin CA1 Set P2CA1 **CAIFG** $\tau \sim 2~\mu s$ Optional R<sub>(hyst)</sub> O V VCC CAON Px.y **CAREF** CARSEL $0.5 \times V_{CC}$ VCAREF $0.25 \times V_{CC}$ Figure 15–13. Detect a Current Level Using an Internal Reference Level ## 15.4.5 Comparator\_A Used to Measure a Current or Voltage Level In addition to detecting levels, the comparator can be used to measure currents or voltages. To measure a voltage, a known, stable voltage source is used to charge up an RC combination. The time required to charge the combination to a threshold value set by the voltage to be measured is then used to calculate the voltage level (see Figure 15–16). $V_{CAREF}$ can be used as the known stable voltage source if $V_{CC}$ in the user's system meets the required stability and accuracy. A similar approach is used to measure a current. A known, stable voltage source is again used to charge an RC combination to a threshold value. In this case, the threshold voltage is created by passing the current to be measured through a known resistance (see Figure 15–14). Figure 15–14. Measuring a Current Source The equation for the current *I* is: $$I = \frac{1}{R(sense)} \times V_{CC} \times \left[1 - e^{\frac{t_1 \times ln \ 0.5}{t_1 + t_2}}\right]$$ Figure 15–15. Timing for Measuring a Current Source V(meas) ov VCC P2CA0 CAEX CAON e.g. CAF Capture R1 CA0 Input of Timer\_A 00 CAOUT to R2 External Pin CA1 ➤ Set CAIFG P2CA1 $\tau \sim 2~\mu s$ VCC O V VCC CAON **CAREF** CARSEL $0.5 \times V_{CC}$ $0.25 \times \text{V}_{\text{CC}}$ Figure 15–16. A/D Converter for Voltage Sources The equation for the voltage $V_{\mbox{meas}}$ is: $$V(meas) = \frac{R1 + R2}{R2} \times V_{CC} \times \left[1 - e^{\frac{t_1 \times \ln 0.5}{t_1 + t_2}}\right]$$ Figure 15–17. A/D Converter for Voltage Sources, Conversion Timing Note: During phase I, control bit P2CA0 = 1 and CAREF = 0. During phase II, control bit P2CA0 = 0, CARSEL = 0, and CAREF= 1. ## 15.4.6 Measuring the Offset Voltage of Comparator\_A The input offset voltage of the comparator varies with each device and also with temperature, supply voltage, and input voltage. If the input voltage is stable (*reference voltage*), it will not influence the offset voltage significantly. To increase the precision of voltage measurements, the comparator offset voltage can be measured by the following steps. To simply compensate for the offset without measuring it, see Section 15.4.7 First, execute a conversion with CAEX = 0. $V_{CA0}$ is applied to the + terminal of the comparator, and $V_{ref}$ is applied to the – terminal of the comparator as shown in Figure 15–18. Figure 15–18. Measuring the Offset Voltage of the Comparator, CAEX = 0 The $V_{offset}$ in this configuration is in series with $V_{ref}$ as shown in Figure 15–19. $$V_{CA0} = V_{ref} + V_{offset}$$ Figure 15–19. Offset Voltage of the Comparator, CAEX = 0 Next, execute a conversion with CAEX = 1. $V_{CA0}$ is applied to the – terminal of the comparator, and $V_{ref}$ is applied to the + terminal of the comparator as shown in Figure 15–20. Figure 15–20. Measuring the Offset Voltage of the Comparator, CAEX = 1 The $V_{offset}$ in this configuration is in series with $V_{CAO}$ as shown in Figure 15–21. $$V_{ref} = V_{CA0} + V_{offset}$$ $V_{CA0} = V_{ref} - V_{offset}$ Figure 15–21. Offset Voltage of the Comparator, CAEX = 1 Finally, calculate $\ensuremath{\text{V}_{\text{ref}}}$ from the below formulas. $$N1 = -R_{VCA0} \times C \times \ln \frac{V_{ref} + V_{offset}}{V_{CC}} \times f_{osc}$$ $$N2 = -R_{VCA0} \times C \times \ln \frac{V_{ref} - V_{offset}}{V_{CC}} \times f_{osc}$$ This leads to: $$V_{offset} = V_{CC} \times e^{\left(\frac{N1 + N2}{2N1} \times ln \frac{V_{ref}}{V_{CC}}\right) - V_{ref}}$$ N = timer counts ## 15.4.7 Compensating for the Offset Voltage of Comparator\_A Another way to improve the accuracy is to compensate for the effect of input offset voltage without actually measuring it. When CAEX = 0, the $V_{offSet}$ is in series with $V_{ref:}$ $$V_{CA0} = V_{ref} + V_{offset}$$ When CAEX = 1, the $V_{\text{OffSet}}$ is in series with $V_{\text{CAO}}$ : $$V_{ref} = V_{CA0} + V_{offset} \Rightarrow V_{CA0} = V_{ref} - V_{offset}$$ Adding the result of two conversions (one with each input configuration) and dividing by two will cancel the effect of the offset voltage. $$\frac{V_{CA0} = V_{ref} + V_{offset}}{+ V_{CA0} = V_{ref} - V_{offset}} \Rightarrow \frac{N1 + N2}{2} = Conversion \ without \ offset} \\ N = Timer \ count$$ # 15.4.8 Adding Hysteresis to Comparator\_A When the voltage level applied to the + terminal is close to the voltage level at the – terminal, the output of the comparator may oscillate. This can cause the following two situations: - ☐ The current consumption increases, since the signal path driven by the comparator output is constantly charged and discharged. - ☐ The software receives constant requests for service either via interrupt service requests, or after successful polling of CAOUT or CAIFG. Figure 15–22 shows how to add hysteresis to the comparator to prevent output oscillation. Figure 15–22. Use CAOUT at an External Pin to Add Hysteresis to the Reference Level Adding hysteresis can only be done if CAOUT is available externally. Refer to the device's data sheet to determine if CAOUT is available at an external pin. The hysteresis can be calculated as follows: $$V_{(hyst)} = \pm \frac{R2}{R1 + R2} \times V_{CC}$$ # Chapter 16 # **Liquid Crystal Display Drive** This chapter describes the MSP430x4xx liquid crystal display (LCD) driver. The '41x devices can control 96 segments, the '43x devices can control 128 or 160 segments (varies with package option), and the '44x devices can control 160 segments. The multiplex rates are 1, 2, 3, and 4. All or most of the LCD signals are shared at the pin with digital functions. | Торіс | Page | |----------------------------|-------| | 16.1 LCD Drive Basics | 16-2 | | 16.2 LCD Controller/Driver | 16-7 | | 16.3 Code Examples | 16-19 | #### 16.1 LCD Drive Basics LCDs must be driven with ac voltages. DC voltage signals applied to LCD segments can harm and even destroy an LCD. The LCD controller/driver on the MSP430 devices simplifies the use of LCD displays by creating the ac voltage signals automatically. Static LCDs have one pin for each segment and one pin for the ground plane, so one can see how the pin-counts of large LCDs with many segments could easily become cumbersome. For example, an 80-segment, static LCD requires 81 pins. To reduce pin-counts, LCDs are often *multiplexed*. This means the individual LCD segments are arranged in a matrix of the segment pins and common pins, such that each LCD segment has a unique combination of a segment pin and a common pin for activation, but each segment pin can be used for more than one segment. For example, a 2-MUX LCD contains one segment pin for every two segments and 2 common layers, each with a pin. The two segments that share any pin are connected to different common layers for individual control. The table below shows a possible pin configuration for a 2-MUX, 16-segment LCD. There are 10 total pins. | Pin 1 segment 1 | | segment 2 | | | |------------------|------------|--------------|--|--| | Pin 2 segment 3 | | segment 4 | | | | Pin 3 segment 5 | | segment 6 | | | | Pin 4 | segment 7 | segment 8 | | | | Pin 5 segment 9 | | segment 10 | | | | Pin 6 | segment 11 | segment 12 | | | | Pin 7 | segment 13 | segment 14 | | | | Pin 8 segment 15 | | segment 16 | | | | | | aamman nin 1 | | | common pin 0 common pin 1 LCDs with more common planes realize greater pin-count reductions. For example, a possible pin configuration of a 4-MUX, 16-segment LCD is shown below. This LCD has 8 total pins for a reduction of 2 pins over the 2-MUX configuration above. Two pins is generally not significant, however, in the case of a 128-segment LCD for example, the required pins for a 2-MUX version would be 66 (128/2 +2), whereas the required pins for a 4-MUX version would be 36 (128/4 +4). | Pin 1 | segment 1 | segment 2 | segment 3 | segment 4 | |-------|--------------|--------------|--------------|--------------| | Pin 2 | segment 5 | segment 6 | segment 7 | segment 8 | | Pin 3 | segment 9 | segment 10 | segment 11 | segment 12 | | Pin 4 | segment 13 | segment 14 | segment 15 | segment 16 | | • | common pin 0 | common pin 1 | common pin 2 | common pin 3 | Because of the multiplexing of segments with segment pins, the required drive signals for the segment pins and common pins can be complicated. Each segment and common pin of a multiplexed LCD requires a time-division-multiplexed signal in order to only turn on the desired segments and to avoid having a dc voltage on any segment. Some examples of segment and common signals are shown below. Fortunately for the user, the MSP430 creates all these signals automatically. With static LCDs, each segment pin drives one segment. Figure 16–1 shows some example waveforms with a typical pin assignment. Figure 16-1. Static Wave-Form Drive With 2-MUX LCDs, each segment pin drives two segments (see Figure 16-2). Figure 16-2. Two-MUX Wave-Form Drive With three-MUX LCDs, each segment line drives three segments. Figure 16-3. Three-MUX Wave-Form Drive With 4-MUX LCDs, each segment pin drives four segments. Figure 16-4. Four-MUX Wave-Form Drive # 16.2 LCD Controller/Driver The LCD controller/driver peripheral, shown in Figure 16–5, contains all the functional blocks and generates the segment and common signals required to drive an LCD. Figure 16-5. LCD Controller/Driver Block Diagram <sup>†</sup> The maximum number of segments lines available on devices' pins may be different: <sup>&#</sup>x27;41x device: S0 to S23 <sup>&#</sup>x27;43x device: S0 to S31 (80-pin package) or S0 to S39 (100-pin package) <sup>&#</sup>x27;44x device: S0 to S39 #### 16.2.1 LCD Controller/Driver Features The LCD controller/driver features are: - ☐ Display memory - Automatic signal generation - Support for 4 types of LCDs: - Static - 2 MUX, 1/2 bias - 3 MUX, 1/3 bias - 4 MUX, 1/3 bias - ☐ Multiple frame frequencies - Unused segment outputs may be used as general-purpose outputs. - Unused display memory may be used as normal memory - Operates using the basic timer with the auxiliary clock (ACLK). The LCD-line frame frequencies include: - Arr 3 MUX: $f_{frame} = \frac{1}{6} \times f_{LCD}$ - $\Box$ 4 MUX: $f_{frame} = \frac{1}{8} \times f_{LCD}$ #### 16.2.2 LCD Timing Generation The LCD controller uses the $f_{LCD}$ signal from the Basic Timer1 (discussed in Chapter 10) to generate the timing for common and segment lines. The frequency $f_{LCD}$ of signal is generated from ACLK. Using a 32,768-Hz crystal, the $f_{LCD}$ frequency can be 1024 Hz, 512 Hz, 256 Hz, or 128 Hz. Bits FRFQ1 and FRFQ0 allow the correct selection of frame frequency. The proper frequency $f_{LCD}$ depends on the LCD's requirement for framing frequency and LCD multiplex rate, and is calculated by: $$f_{LCD} = 2 \times MUX \text{ rate} \times f_{Framing}$$ A 3 MUX example follows: LCD data sheet: f<sub>Framing</sub> = 100 Hz .... 30 Hz FRFQ: $f_{LCD} = 6 \times f_{Framing}$ $f_{LCD} = 6 \times 100 \text{ Hz} = 600 \text{ Hz} \dots 6 \times 30 \text{ Hz} = 180 \text{ Hz}$ Select f<sub>LCD</sub>: 1024 Hz, 512 Hz, 256 Hz, or 128 Hz $f_{LCD} = 32,768/128 = 256 \text{ Hz}$ FRFQ1 = 1; FRFQ0 = 0 # 16.2.3 LCD Voltage Generation The voltages required for the LCD signals are supplied externally and are applied to pins R33, R23, R13, and R03 (see Figure 16–6). Generally, the voltages are generated with an equal-weighted resistor ladder. Note that pins R33 and R03 are not present on all MSP430 devices. Check the datasheet for the presence of these pins. When pins R33 and R03 are not preset, voltage V1 is tied to $V_{CC}$ and voltage V5 is tied to $V_{SS}$ internally. When these pins are present, they provide two advantages to the user. First, R33 is a switched- $V_{CC}$ output. This allows the power to the resistor ladder to be turned off reducing current consumption. Also, when these pins are present, R03 is not tied internally to $V_{SS}$ . This allows the user to control the offset of the LCD voltages, thereby providing for temperature compensation or contrast adjustment. If this not desired, the user may simply connect R03 to $V_{SS}$ . Figure 16-6. External LCD Module Analog Voltage <sup>†</sup> Indicates the position of the Ron switch, controlled by the LCDM0 bit. <sup>&</sup>lt;sup>‡</sup> Supply pins for V1 and V5 are optional. Devices without R33 and R03 pins have V1 tied to V<sub>CC</sub> and V5 tied to V<sub>SS</sub>. In this case, the resistor ladder should also be tied to V<sub>CC</sub> and V<sub>SS</sub>. # 16.2.4 LCD Outputs The LCD outputs use transmission gates to transfer the analog voltage at pins R33, R23, R13, and R03 to the output pin where they are used to drive liquid crystal displays. Groups of LCD outputs can be configured to operate as digital outputs. Digital outputs are standard port outputs. LCD segments, common lines, and the analog level pins (R33...R03) may be shared with digital port functions. See the device data sheet. #### Note: After a PUC, shared LCD/port pins are configured as port function, input direction, and are high impedence. #### 16.2.5 LCD Control Register The LCD control register contents define the mode and operating conditions. The LCD module is byte structured and should be accessed using byte instructions (suffix .B). All LCD control register bits are reset with a PUC signal. Figure 16–7. LCD Control and Mode Register LCDM1: Not used LCDM2 to 4: These three bits select the display mode as described in Table 16-1. Table 16-1.LCDM Selections | LCDM4 | LCDM3 | LCDM2 | Display Mode | | |-------|-------|-------|-------------------------------------------------------------------------------------------------------|--| | Х | Х | 0 | All segments are deselected. The port outputs remain stable. This supports flashing LCD applications. | | | 0 | 0 | 1 | Static mode | | | 0 | 1 | 1 | 2 MUX mode | | | 1 | 0 | 1 | 3 MUX mode | | | 1 | 1 | 1 | 4 MUX mode | | The primary function of the LCDM2 bit is to support flashing or blinking the LCD. The LCDM2 bit is logically ANDed with each segment's display memory value to turn each LCD segment on or off (see Figure 16–8). When LCDM2=1, each LCD segment is on or off according to the LCD display memory. When LCDM2=0, each LCD segment is off, therefore blanking the LCD. Figure 16-8. Information Control LCDM5 to 7: These three bits select groups of outputs to be used for LCD segment drive or as port function (general-purpose I/O), as described in Table 16–2. The pins selected as general-purpose I/O function as discussed in Chapter 8 and no longer function as part of the LCD segment lines Table 16-2.LCDM Signal Outputs for Port Functions | LCDM7 | LCDM6 | LCDM5 | Segment<br>Function | Group0 | Group1 | Group2 | Group3 | Group4 | Group5 | Group6 | Group7 | | |-------|-------|-------|---------------------|--------|--------|--------|--------|--------|--------|--------|--------|------------------| | 0 | 0 | 0 | Port only | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ←reset condition | | 0 | 0 | 1 | S0-S15 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 1 | 0 | S0-S19 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 1 | 1 | S0-S23 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | | 1 | 0 | 0 | S0-S27 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | | 1 | 0 | 1 | S0-S31 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | | | 1 | 1 | 0 | S0-S35 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | | | 1 | 1 | 1 | S0-S39 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | | # 16.2.6 LCD Memory The LCD memory map is shown in Figure 16–9. Each individual memory bit corresponds to one LCD segment. To turn on an LCD segment, the memory bit is simply set. To turn off an LCD segment, the memory is reset. The mapping of each LCD segment in an application depends on the connections between the '430 and the LCD and on the LCD pin-out. Examples for each of the four modes follow including an LCD with pin out, the '430-to-LCD connections, and the resulting data mapping. Figure 16-9. Display Memory Bits Attached to Segment Lines in '4xx Family #### 16.2.6.1 Example Using the Static Drive Mode The static drive mode uses one common line, COM0. In this mode, only bit 0 and bit 4 are used for segment information. The other bits can be used like any other memory. Figure 16–10 shows an example static LCD, pin-out, LCD-to-'430 connections, and the resulting data mapping. Note this is only an example. Segment mapping in a user's application completely depends on the LCD pin-out and on the '430-to-LCD connections. Figure 16-10. Example With the Static Drive Mode ### 16.2.6.2 Example Using Two-MUX, 1/2-Bias Drive Mode The two-MUX drive mode uses COM0 and COM1. In this mode, bits 0, 1, 4, and 5 are used for segment information. The other bits can be used like any other memory. Figure 16–11 shows an example two-MUX LCD, pin-out, LCD-to-'430 connections, and the resulting data mapping. Note this is only an example. Segment mapping in a user's application completely depends on the LCD pin-out and on the '430-to-LCD connections. Figure 16-11. Example With the Two-MUX Mode #### 16.2.6.3 Example Using Three-MUX, 1/3-Bias Drive Mode The three-MUX drive mode uses COM0, COM1, and COM2. In this mode, bits 0, 1, 2, 4, 5, and 6 are used for segment information. The other bits can be used like any other memory. Figure 16–16 shows an example three-MUX LCD, pin-out, LCD-to-'430 connections, and the resulting data mapping. Note this is only an example. Segment mapping in a user's application completely depends on the LCD pin-out and on the '430-to-LCD connections. Figure 16-12. Example With the 3-MUX Mode # 16.2.6.4 Example Using Four-MUX, 1/3-Bias Drive Mode The four-MUX drive mode uses all four common lines. In this mode, bits 0 through 7 are used for segment information. Figure 16–17 shows an example four-MUX LCD, pin-out, LCD-to-'430 connections, and the resulting data mapping. Note this is only an example. Segment mapping in a user's application completely depends on the LCD pin-out and on the '430-to-LCD connections. Figure 16–13. Example With the Four-MUX Mode # 16.3 Code Examples Code examples for the four modes follow. #### 16.3.1 Example Code for Static LCD ``` All eight segments of a digit are often located in four display memory bytes with the static display method. EOU 001h а EOU 010h b С EQU 002h d EQU 020h EQU 004h е f EQU 040h EOU 008h g h EOU 080h ; The register content of Rx should be displayed. : The Table represents the 'on'-segments according to the ; content of Rx. MOV.B Table (Rx),RY ; Load segment information ; into temporary memory. ; (Ry) = 0000 0000 \text{ hfd}b \text{ gec}a MOV.B Ry,&LCDn ; Note: ; All bits of an LCD memory ' byte are written RRA Ry (Ry) = 0000 \ 0000 \ 0hfd \ bgec MOV.B Ry,&LCDn+1 ; Note: ; All bits of an LCD memory ; byte are written RRA Ry ; (Ry) = 0000 0000 00hf dbge MOV.B Ry,&LCDn+2 ; Note: ; All bits of an LCD memory ' byte are written RRA Ry ; (Ry) = 0000 0000 000h fdbg ; Note: MOV.B Ry,&LCDn+3 ; All bits of an LCD memory ' byte are written . . . . . . . . . . . Table DB a+b+c+d+e+f ; displays "0" DB b+c; ; displays "1" . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ``` ### 16.3.2 Example Code for Two MUX, 1/2-Bias LCD ``` All eight segments of a digit are often located in two display memory bytes with the 2MUX display rate EQU 002h а b EQU 020h EQU 008h С EQU 004h d EQU 040h е f EQU 001h EQU 080h g h EQU 010h The register content of Rx should be displayed. The Table represents the 'on'-segments according to the content of Rx. . . . . . . . . . . . MOV.B Table(Rx), Ry; Load segment information into ; temporary memory. MOV.B Ry, &LCD<sub>n</sub> ; (Ry) = 0000 0000 \text{ gebh cdaf} ; Note: ; All bits of an LCD memory byte ; are written RRA Ry ; (Ry) = 0000 0000 0geb hcda ; (Ry) = 0000 0000 00ge bhcd RRA Ry MOV.B Ry, &LCD_{n+1} ; Note: ; All bits of an LCD memory byte ; are written . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . a+b+c+d+e+f ; displays "0" Table DB a+b+c+d+e+f+g+ ; displays "8" . . . . . . . . . . . DB . . . . . . . . . . . ; ``` #### 16.3.3 Example Code for Three MUX, 1/3-Bias LCD ``` The 3MUX rate can easily support nine segments for each digit. The nine segments of a digit are located in 1 1/2 display memory bytes. EOU 0040h а EOU 0400h b EOU 0200h С d EOU 0010h EOU 0001h е f EQU 0002h EOU 0020h g h EOU 0100h Y EOU 0004h ; The LSDigit of register Rx should be displayed. The Table represents the 'on'-segments according to the LSDigit of register of Rx. The register Ry is used for temporary memory ODDDIGRLA ; LCD in 3MUX has 9 segments per ; digit; word table required for ; displayed characters. VOM Table(Rx), Ry; Load segment information to ; temporary mem. ; (Ry) = 0000 Obch 0agd 0yfe MOV.B Ry,&LCDn ; write 'a, g, d, y, f, e' of ; Digit n (LowByte) SWPB Ry ; (Ry) = 0 agd 0 yfe 0 0 0 0 0 bch BIC.B \#07h,\&LCD_{n+1}; write 'b, c, h' of Digit n ; (HighByte) BIS.B Ry, &LCD_{n+1} EVNDIGRLA ; LCD in 3MUX has 9 segments per Rx ; digit; word table required for ; displayed characters. MOV Table(Rx),Ry; Load segment information to ; temporary mem. ; (Ry) = 0000 0bch 0agd 0yfe RLA Ry ; (Ry) = 0000 bch0 agd0 yfe0 ; (Ry) = 000b ch0a gd0y fe00 ; (Ry) = 00bc h0ag d0yf e000 ; (Ry) = 0bch 0agd 0yfe 0000 RLA Ry RLA Ry RLA Ry BIC.B \#070h, &LCD<sub>n+1</sub> BIS.B Ry,&LCD_{n+1} ; write 'y, f, e' of Digit n+1 "LICE 'Y, ; (LowByte) ; (Rv') ; (Ry) = 0yfe 0000 0bch 0agd SWPB Ry MOV.B Ry,&LCD _{n+2} ; write 'b, c, h, a, g, d' of ; Digit n+1 (HighByte) Table DW a+b+c+d+e+f; displays "0" DW b+c : displays "1" DW b+c ; displays "1" . . . . . . . . . . . DW a+e+f+g ; displays "F" ``` ### 16.3.4 Example Code for Four MUX, 1/3-Bias LCD ``` ; The 4MUX rate is the most easy-to-handle display rate. All eight segments of a digit can often be located in one display memory byte EQU 080h а b EQU 040h EQU 020h С d EQU 001h EQU 002h е f EQU 008h 004h EQU g EQU 010h h The LSDigit of register Rx should be displayed. The Table represents the 'on'-segments according to the content of Rx. MOV.B Table(Rx), &LCD<sub>n</sub>; n = 1 \dots 15 ; all eight segments are ; written to the display ; memory . . . . . . . . . . . . . . . . . . . . . . Table DB a+b+c+d+e+f ; displays "0" DB ; displays "1" b+c . . . . . . . . . . . DB b+c+d+e+g ; displays "d" DB a+d+e+f+g ; displays "E" DB a+e+f+g ; displays "F" ``` # **Chapter 17** # ADC12 The ADC12 12-bit analog-to-digital converter is a high-speed, extremely versatile analog-to-digital converter implemented on MSP430x43x and MSP430x44x devices. This chapter discusses the ADC12 and how to use it. | Topic | C | Page | |-------|---------------------------------------|-------| | 17.1 | Introduction | 17-2 | | 17.2 | ADC Description and Operation | 17-4 | | 17.3 | Analog Inputs and Multiplexer | 17-6 | | 17.4 | Conversion Memory | 17-8 | | 17.5 | Conversion Modes | 17-9 | | 17.6 | Conversion Clock and Conversion Speed | 17-21 | | 17.7 | Sampling | 17-22 | | 17.8 | ADC12 Control Registers | 17-30 | #### 17.1 Introduction The ADC12 12-bit analog-to-digital converter (shown in Figure 17–1) has five main functional blocks that can be individually configured and optimized: - ☐ ADC core with sample-and-hold - Conversion memory and configuration - ☐ Reference voltage and configuration - Conversion clock source select and control - Sample timing and conversion control Figure 17-1. ADC12 Schematic The ADC12 can convert one of eight external analog inputs, or one of four internal voltages. The four internal channels are used for temperature measurement (via on-chip temperature diode), and for measurement of Vcc (via Vcc/2) and the positive and negative references applied on Ve<sub>REF+</sub> and V<sub>REF-</sub>/Ve<sub>REF-</sub>. The ADC12 can use its internal reference, or it can use external reference(s) or a combination of internal and external reference-voltage levels. The ADC12 has versatile sample-and-hold circuitry giving the user many options for control of the sample timing. The sample timing may be directly controlled by software (via a control bit), or any one of three internal or external signals (depending on device configuration—see the *Sampling* section and check the data sheet for details). Typically, the internal timing signals come from other MSP430 timers such as Timer\_A. Additionally, the sample timing may be programmed as a multiple of the ADC12 conversion clock. As with sample timing, the user has several choices for the ADC12 conversion clock. The ADC12 conversion clock may be chosen from any available internal MSP430 clock, or may be selected from a dedicated oscillator contained in the ADC12 peripheral. Additionally, the chosen clock source may be divided by any factor from 1 to 8. The ADC12 has four operating modes. It can be configured to perform a single conversion on a single channel, or multiple conversions on a single channel. The ADC12 can also be configured to perform conversions on a sequence-of-channels, running through the sequence once, or repeatedly. When performing conversions on a sequence-of-channels, the sequence is completely definable by the user. For example, a possible sequence-of-channels could be a1–a3–a1–a6–a2, etc. In addition, each channel may be individually configured for which reference(s) are to be used for the conversion. Conversion results are stored in 16 conversion-memory registers. Each of these registers has its own configuration and control register allowing the user to select the input channel and the reference(s) used for the conversion result that is stored in that register. Some key and unique features of the ADC12 are: 200-ksps maximum conversion rate 12-bit converter with ±1LSB differential nonlinearity (DNL) and ±1LSB integral nonlinearity (INL) Built-in sample-and-hold with selectable sampling periods controlled by software (via a control bit), a sampling timer, or by other MSP430 timers On-chip, dedicated RC oscillator – used as an option for sample-and-conversion timing Integrated diode for temperature measurement Eight individually configurable channels for conversion of external signals Four internal channels for conversion of temperature, AV<sub>CC</sub>, and external references On-chip reference voltages – 1.5 V or 2.5 V, selected by software Selectable internal or external sources for both positive and negative reference-voltage levels (selectable for each channel independently) ☐ Selectable conversion clock source - Versatile conversion modes including single-channel, repeated single-channel, sequence, and repeated sequence. - Sixteen 12-bit registers for storage of conversion results. Each register is individually accessible by software and individually configurable to define the channel and references for its conversion result. - ☐ ADC core and reference voltage powered down separately # 17.2 ADC12 Description and Operation #### 17.2.1 ADC Core The ADC core (shown in Figure 17–2) converts the analog input to its 12-bit representation and stores the results in the conversion memory. The core uses two programmable/selectable voltage levels ( $V_{R+}$ and $V_{R-}$ ) to define the upper and lower limits of the conversion range, and to define the full-scale and zero-scale readings. The digital output is full scale when the input signal is equal to or higher than $V_{R+}$ , and zero when the input signal is equal to or lower than $V_{R-}$ . The input channel and the reference voltage levels ( $V_{R+}$ and $V_{R-}$ ) are defined in the conversion-control memory. The conversion formula is: $$NADC = 4095 \times \frac{Vin - V_{R-}}{V_{R+} - V_{R-}}$$ Figure 17-2. ADC Core, Input Multiplexer, and Sample-and-Hold It is important to note that the 3 LSBs of the conversion are resolved resistively. Therefore, when the 3 LSBs are being resolved during a conversion, approximately 200 $\mu\text{A}$ will be required from the reference. The user should keep this in mind when choosing and decoupling an external reference. Refer to the device data sheet for more details on ADC12 specifications. #### **Caution! ADC12 Turnon Time** When the ADC12 is turned on with the ADC12ON bit, the turnon time noted in the data sheet (t<sub>ADC12ON</sub>) must be observed before a conversion is started. Otherwise, the results will be false. #### 17.2.2 Reference The ADC12 A/D converter contains a built-in reference with two selectable reference-voltage levels (1.5 V and 2.5 V). Either of these reference voltages may be applied to $V_{R+}$ of the A/D core and also may be available externally on pin $V_{REF+}$ (check device data sheet for availability of $V_{REF+}$ pin). Additionally, an external reference may be supplied for $V_{R+}$ through pin $V_{REF+}$ (check data sheet for availability of $V_{REF+}$ pin). The reference-voltage level for $V_{R-}$ can be selected to be $AV_{SS}$ or may be supplied externally through the $V_{REF-}/V_{REF-}$ pin (check device data sheet for $V_{REF-}/V_{REF-}$ pin). If the $V_{REF-}/V_{REF-}$ pin is not available, then $V_{R-}$ is connected to $AV_{SS}$ . Configuration of the reference voltage(s) is done with the Sref bits (bits 4, 5, and 6) in the ADC12MCTLx registers. Up to six combinations of positive and negative reference voltages are supported as described in Table 17–1. If only external references are used, the internal-reference generator can be turned off with the REFON bit to conserve power. Table 17–1. Reference Voltage Configurations | Sref | Voltage at V <sub>R+</sub> | Voltage at V <sub>R</sub> _ | | |-----------------------------------|-------------------------------|----------------------------------------------------------------|--| | 0 | AV <sub>CC</sub> | AV <sub>SS</sub> | | | 1 | V <sub>REF+</sub> (internal) | AVSS | | | 2,3 | Ve <sub>REF+</sub> (external) | AV <sub>SS</sub> | | | 4 | AV <sub>CC</sub> | V <sub>REF</sub> _/ Ve <sub>REF</sub> _ (internal or external) | | | 5 V <sub>REF+</sub> (internal) | | V <sub>REF</sub> _/ Ve <sub>REF</sub> _ (internal or external) | | | 6,7 Ve <sub>REF+</sub> (external) | | V <sub>REF</sub> _/ Ve <sub>REF</sub> _ (internal or external) | | The voltage levels $V_{R+}$ and $V_{R-}$ establish the upper and lower limits of the analog inputs to produce a full-scale and zero-scale reading, respectively. The values of $V_{R+}$ , $V_{R-}$ , and the analog input should not exceed the positive supply or be lower than AVSS, consistent with the absolute maximum ratings specified in the device data sheet. The digital output is full scale when the input signal is equal to or higher than $V_{R+}$ , and zero when the input signal is equal to or lower than $V_{R-}$ . #### Warning! Reference Voltage Settling Time When the built-in reference is turned on with the VREFON bit, the settling timing noted in the data sheet must be observed before starting a conversion. Otherwise, the results will be false until the reference settles. Once all internal and external references have settled, no additional settling time is required when selecting or changing the conversion range for each channel. # 17.3 Analog Inputs and Multiplexer #### 17.3.1 Analog Multiplexer The eight external analog input channels and four internal signals are selected as the channel for conversion by the analog multiplexer. Channel selection is made for each conversion-memory register with the corresponding ADC12MCTLx register. The input multiplexer is a break-before-make type (shown in Figure 17–3) to reduce input-to-input noise injection resulting from channel switching. The input multiplexer is also a T-switch to minimize the coupling between channels. Channels that are not selected are isolated from the A/D and the intermediate node is connected to analog ground (AVSS) so that the stray capacitance is grounded to help eliminate crosstalk. Figure 17-3. Analog Multiplexer Channel Crosstalk can exist because there is always some parasitic coupling capacitance across the switch and between switches. This can take several forms, such as coupling from the input to the output of an off switch, or coupling from an off analog input channel to the output of an adjacent on channel. For high-accuracy conversions, crosstalk interference should be minimized by shielding and other well-known printed-circuit board (PCB) layout techniques. #### 17.3.2 Input Signal Considerations During sampling, the analog input signal is applied to the internal capacitor array of the A/D core. Therefore, the charge of the capacitor array is supplied directly by the source. The capacitor array has to be charged completely during the sampling period. Therefore the external source resistances, dynamic impedances, and capacitance of the capacitor array must be matched with the sampling period so the analog signal can settle to within 12-bit accuracy. Additionally, source impedances also affect the accuracy of the converter. The source signal can drop at the input of the device due to leakage current or averaged dc-input currents (due to input switching currents). For a 12-bit converter, the error in LSBs due to leakage current is: Error(LSBs) = 4.096 x ( $\mu A$ of leakage current) $\times$ ( $k\Omega$ of source resistance)/( $V_{R+} - V_{R-}$ ) For example, a 50-nA leakage current with a 10-k $\Omega$ source resistance and a 1.5-V V<sub>RFF</sub> gives 1.4 LSBs of error. These errors due to source impedance also apply to the output impedance of any external-voltage reference source applied to Ve<sub>REF+</sub>. The output impedance must be low enough to enable the transients to settle within 0.2/ADCLK and generate leakage current induced errors of <<1LSB. See the Sampling section for more details on sample timing and sampling considerations. #### 17.3.3 Using the Temperature Diode To use the on-chip temperature diode, the user simply selects the analog input channel to 10. Any other configuration is done as if an external channel was selected, including reference selection, conversion-memory selection, etc. Selecting the diode channel automatically turns on the on-chip reference generator (see Figure 17–1) as a voltage source for the temperature diode. However, it does not enable the $V_{REF+}$ output or affect the reference selections for the conversion; so, reference selections are the same as with any other channel. See the device data sheet for the temperature diode specifications. # 17.4 Conversion Memory A typical approach in single-channel converters uses an interrupt request to signal the end of the conversion and requires the conversion data to be moved to another location before another conversion can be performed. However, the ADC12 incorporates 16 conversion-memory registers (ADC12MEMx, see Figure 17–1) allowing the A/D converter to run multiple conversions without software intervention. This increases the system performance by reducing software overhead. Additionally, each of the 16 conversion-memory registers has an associated control register (ADC12MCTLx) allowing total flexibility for each conversion. The memory-control registers allow the user to specify the channel and reference(s) used for each individual conversion. All other control bits that configure the other operating conditions of the ADC12, such as conversion modes, sample and conversion control signal, ADC clock, and sample timing, are located in control registers ADC12CTL0 and ADC12CTL1. Each conversion-memory register is individually accessible by software in the address range 0140h – 015Eh. Using the conversion memory involves control bits in two places. First, the CStartAdd bits located in ADC12CTL1 point to the conversion-memory register to be used for single-channel conversions or the first conversion-memory register to be used for a sequence. The conversion-start address (CStartAdd) can be any value from 0h – 0Fh and points to ADC12MEM0 – ADC12MEM15, respectively. Second, the end-of-sequence (EOS) bit in each conversion-memory control register marks the end of an automatic-conversion sequence. The EOS bit, when set, defines the end of a conversion sequence. When cleared, an internal conversion-memory pointer (not visible to software) is incremented after the current conversion is completed and the conversion result is stored in the conversion memory. The conversion-memory pointer is then prepared to use the next conversion-memory register to store the results of the next conversion. The internal conversion-memory pointer is incremented with each conversion until a set EOS bit is encountered. Note that defining the end of a sequence is independent from defining the mode of operation (see the *Conversion Modes* section), and that the EOS bits are ignored when using single-conversion mode or repeated conversion of a single-channel mode. Conversion sequences always use sequential conversion-memory registers, can start with any conversion-memory register, and do not necessarily require any EOS bit to be set. For example, if the CONSEQ bits define the mode of operation to be conversion of a sequence (single or repeated), the CStartAdd bits point to conversion-memory register 14, and no EOS bits are set for any of the conversion-memory registers, then the conversion-memory registers will be used in sequential order (14, 15, 0, 1, 2, ..., 14, 15, 0, 1, 2, ... etc.) for each consecutive conversion, and the sequence of conversions will continue until stopped by software. This is useful, for example, in an application that must take advantage of the buffering supplied by the conversion memory but requires more than 16 repeated conversions of a single channel. In this instance the user should set up each memory-control register identically, specifying the same channel and reference(s) for each conversion, and all EOS bits must be cleared. Once the converter is started, it will continue to run until stopped by software. #### 17.5 Conversion Modes The ADC12 has four conversion modes: Single-channel, single-conversion Single-channel, repeated-conversions Sequence-of-channels, single-sequence Sequence-of-channels, repeated-sequence Each mode is summarized in Table 17–2 and described in detail in the follow- Table 17–2. Conversion-Modes Summary ing sections. | CONVERSION MODE | CONSEQ | OPERATION | | | |---------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Single channel | 00 | Single conversion from a selected channel | | | | | | X = CstartAdd, points to the conversion start address | | | | | | Result is in ADC12MEMx; interrupt flag is ADC12IFG.x | | | | | | Channel (INCH) and reference voltage (Sref) are selected in ADC12MCTLx | | | | Sequence-of-channels | 01 | A sequence-of-channels is converted | | | | | | x = CstartAdd; points to the conversion start address | | | | | | The last channel in a sequence (y) is marked with EOS=1 (ADC12MCTLx.7), all other EOS bits in ADC12MCTLx, ADC12MCTL(x+1), ADC12MCTL(y-1) are reset. | | | | | | Result is in ADC12MEMx, ADC12MEM(x+1),, ADC12MEMy | | | | | | Interrupt flags are ADC12IFG.x, ADC12IFG.(x+1),, ADC12IFG.y | | | | | | More than one sequence is possible | | | | | | Channel (INCH) and reference voltage (Sref) are selected in ADC12MCTLx | | | | Repeat single channel 10 | | The conversion of one single channel is permanently repeated until repeat is off or ENC is reset | | | | | | x = CstartAdd; points to the conversion start address | | | | | | Result is in ADC12MEMx; interrupt flag is ADC12IFG.x | | | | | | Channel (INCH) and reference voltage (Sref) are selected in ADC12MCTLx | | | | Repeat sequence-of-<br>channels | 11 | The conversion of a sequence-of-channels is permanently repeated until repeat is off or ENC is reset | | | | | | x = CstartAdd; points to the conversion start address | | | | | | The last channel in a sequence (y) is marked with EOS=1 (ADC12MCTL.7), all other EOS bits in ADC12MCTLx, ADC12MCTL(x+1),, ADC12MCTL(y-1) are reset | | | | | | Result is in ADC12MEMx, ADC12MEMx+1,; interrupt flag is ADC12IFG.x, ADC12IFG.x+1, | | | | | | More than one sequence is possible | | | | | | Channel (INCH) and reference voltage (Sref) are selected in ADC12MCTLx | | | # 17.5.1 Single-Channel, Single-Conversion Mode The single-channel mode converts a single channel once. The channel to be converted is selected by the INCH bits in the conversion-memory control register (ADC12MCTLx) associated with the conversion-memory register pointed to by the CStartAdd bits (located in ADC12CTL1x. The conversion range ( $V_{R+}$ , $V_{R-}$ ) is configured in the same conversion-memory control register by the Sref bits. The conversion result is stored in conversion-memory register ADC12MEMx pointed to by the CStartAdd bits. The conversion may be stopped immediately by resetting the enable-conversion bit (ENC, located in ADC12CTL0), but the conversion results will be unreliable, or the conversion may not be performed. This is illustrated in Figure 17–4. Figure 17-4. Stopping Conversion With ENC Bit When the conversion is complete and the results are written to the selected conversion-memory register, the corresponding interrupt flag ADC12IFG.x is set, and, if the appropriate interrupt enables are set, an interrupt request is generated (see the *ADC12 Interrupt Vector Register ADC12IV* section). When software is using the ADC10SC bit to initiate conversion, successive conversions can be initiated by simply setting the ADC10SC bit (the ENC bit can remain set or may be set at the same time as ADC10SC). However, when any other trigger source (ADC10I1, ADC10I2, or ADC10I3) is being used to start conversions, the ENC bit must be toggled between each conversion. All additional incoming sample-input signals will be ignored until the ENC bit is reset and set again. The conversion mode may be changed after the conversion begins but before it has completed, and the new mode will take effect after the current conversion has completed. See also the *Switching between Conversion Modes* section. An illustration of single-channel, single-conversion mode is shown in Figure 17–5. Figure 17-5. Single-Channel, Single-Conversion Mode †Conversion result is unpredictable An example of the conversion-memory setup is shown in Figure 17–6 for single-channel conversion. The example uses the following conditions: - Single conversion of channel a4 - $\hfill \square$ Internal reference voltage with $V_{R+}$ at $AV_{CC}$ and with $V_{R-}$ at $AV_{SS}$ - □ Conversion result to be stored in conversion-memory register ADC12MEM1 This means that control bit CStartAdd in ADC12CTL0 is assigned a value of 1. The channel (INCH=4) and reference voltages (Sref=0) are selected via ADC12MCTL1. Figure 17-6. Example Conversion-Memory Setup # 17.5.2 Sequence-of-Channels Mode The sequence-of-channels mode converts a sequence of channels. The CStartAdd bits in ADC12CTL1 point to the first conversion-memory register used for the sequence. The results of the remaining conversions in the sequence are stored in sequential conversion-memory registers. For example, if a sequence is three-conversions long and the CStartAdd bits point to conversion-memory register 4, then when the sequence is started, the first conversion result is stored in ADC12MEM4, the second result is stored in ADC12MEM5, and the third result is stored in ADC12MEM6. When performing sequences of conversions, the channels and references for each conversion are individually configurable via the conversion-memory control register associated with the each conversion-memory register used in the sequence. For example, if a sequence of conversions uses ADC12MEM3 – ADC12MEM6, then the channel and reference(s) for each conversion are individually configurable with ADC12MCTL3 – ADC12MCTL6. The end of a sequence is marked by the end-of-sequence bit (EOS) in the last conversion-memory control register used in the sequence. Each conversion-memory control register contains an EOS bit. All EOS bits of the conversion-memory control registers used in a sequence must be reset, except for the last one in the sequence. For example, if a sequence starts with ADC12MEM7 and ends with ADC12MEM12, then the EOS bit of registers ADC12MCTL7 — ADC12MCTL11 must be reset and the EOS bit of ADC12MCTL12 must be set. Conversions stop when the end of a sequence is reached. When software is using the ADC10SC bit to initiate a sequence, successive sequences can be initiated by simply setting the ADC10SC bit (the ENC bit can remain set or may be set at the same time as ADC10SC). However, when any other trigger source (ADC10I1, ADC10I2, or ADC10I3) is being used to start a sequence, the ENC bit must be toggled between each sequence. All additional incoming sample-input signals will be ignored until the ENC bit is reset and set again. The conversion mode may be changed after the conversion begins but before it has completed, and the new mode will take effect after the current sequence has completed. See also the *Switching between Conversion Modes* section. If the conversion mode is changed after the sequence begins but before it has completed and the ENC bit is left high, the sequence completes normally, and the new mode takes effect after the sequence completes, unless the new mode is *single-channel single-conversion*. If the new mode is *single-channel single-conversion*, the current sequence-of-channels stops proceeding when no sample-and-conversion is active, or after an active sample-and-conversion is completed. The original sequence may not be completed, but all completed conversion results are valid. See also the *Switching Between Conversion Modes* section. If the conversion mode is changed after the sequence begins, but before it has completed, and the ENC bit is toggled, then the original sequence completes normally and the new mode takes effect and is started after the original sequence completes — unless the new mode is *single-channel single-conversion*. If the new mode is *single-channel single-conversion*, then the original sequence stops when no sample-and-conversion is active, or after an active sample-and-conversion is completed, or when the ENC bit is reset, whichever comes first. Then, the single conversion begins when the ENC bit is set again. See also the *Switching Between Conversion Modes* section. Figure 17–7. ENC Does Not Effect Active Sequence An active sequence may be stopped immediately by selecting *single-channel single-conversion* mode (reset CONSEQ.1 bit) and then resetting the enable-conversion bit ENC. The data in memory register ADC12MEMx is unpredictable and the interrupt flag ADC12IFG.x may or may not be set. This is generally not recommended but may be used as an emergency exit. Each time a conversion is completed, the results are loaded into the appropriate ADC12MEMx register and the corresponding interrupt flag ADC12IFG.x is set to indicate completion of the conversion. Additionally, If the appropriate interrupt-enable flags are set, an interrupt request is generated (see the *ADC12 Interrupt Vector Register ADC12IV* section). An illustration of sequence of channels mode is shown in Figure 17-8. Figure 17-8. Sequence-of-Channels Mode x = pointer to conversion memory register (ADC12MEM0..ADC12MEM15) and conversion memory control register (ADC12MCTL0..ADC12MCTL15) An example showing a sequence of conversions is shown and flow-charted in Figures 17–9 and 17–10. The example shows the sequence a0, a5, a7, a0, a0, a3, and uses ADC12MEM6 for storing the first conversion results. The setup of each conversion in the sequence is: □ a0, using reference voltages $V_{R+} = AV_{CC}$ and $V_{R-} = AV_{SS}$ □ a5, using reference voltages $V_{R+}$ at $V_{REF+}$ and $V_{R-} = AV_{SS}$ □ a7, using reference voltages $V_{R+}$ at $V_{REF+}$ and $V_{R-} = V_{REF-} / V_{REF-}$ □ a0, using reference voltages $V_{R+} = AV_{CC}$ and $V_{R-} = AV_{SS}$ □ a0, using reference voltages $V_{R+} = AV_{CC}$ and $V_{R-} = AV_{SS}$ □ a3, using reference voltages $V_{R+} = AV_{CC}$ and $V_{R-} = V_{REF-} / V_{REF-}$ Figure 17–9. Sequence-of-Channels Mode Flow Figure 17–10. Sequence-of-Channels Mode Example ## 17.5.3 Repeat-Single-Channel Mode The repeat-single-channel mode is identical to the single-channel mode, except that conversions are repeated on the chosen channel until stopped by software. Each time a conversion is completed, the results are loaded into the appropriate ADC12MEMx register and the corresponding interrupt flag ADC12IFG.x is set to indicate completion of the conversion. Additionally, If the appropriate interrupt-enable flags are set, an interrupt request is generated (see the ADC12 Interrupt Vector Register ADC12IV section). The conversion mode may be changed without first stopping the conversions. When this is done, the new mode takes effect after the current conversion completes (see also the *Switching Between Conversion Modes* section). There are three ways to stop repeated conversions on a single channel: - Select single-channel mode instead of repeat-single-channel mode with the CONSEQ bits. When this is done, the current conversion is completed normally, the result is loaded into ADC12MEMx, and the associated interrupt flag ADC12IFG.x is set. - Reset the ENC bit (ADC12CTL0.1) to stop conversions after the current conversion is completed. Again, the result is loaded into ADC12MEMx and the associated interrupt flag ADC12IFG.x is set. - 3) Select single-channel mode instead of repeat-single-channel mode and then reset the enable-conversion bit (ENC). When this is done, the current conversion stops immediately. However, the data in memory register ADC12MEMx is unpredictable and the associated interrupt flag ADC12IFG.x may or may not be set. This method is generally not recommended. An illustration of repeat-single-channel mode is shown in Figure 17–11. Figure 17–11. Repeat-Single-Channel Mode ### 17.5.4 Repeat-Sequence-of-Channels Mode The repeat-sequence-of-channel mode is identical to the sequence-of-channel mode, except the sequence is repeated continuously until stopped by software. Each time a conversion is completed, the results are loaded into the appropriate ADC12MEMx register and the corresponding interrupt flag ADC12IFG.x is set to indicate completion of the conversion. Additionally, If the appropriate interrupt-enable flags are set, an interrupt request is generated (see the *ADC12 Interrupt Vector Register ADC12IV* section). The conversion mode may be changed without first stopping the conversions. When this is done, the new mode takes effect after the current sequence completes, except when the new mode is repeat-single-channel. In this case, the sequence does not complete and the new mode takes effect immediately (see also the *Switching Between Conversion Modes* section). There are four ways to stop repeat-sequence-of-channels conversions: - Select sequence-of-channels mode (CONSEQ = 1) instead of repeated sequence-of-channels mode (CONSEQ = 3). When this is done, the current sequence of conversions is completed normally and no further conversions take place. The conversion results are loaded into registers ADC12MEMx and the corresponding interrupt flags ADC12IFG.x are set. - Reset ENC bit (ADC12CTL0.1). This stops the conversions after the current sequence is completed. The conversion results of all conversions in the sequence are stored in their appropriate ADC12MEMx register and the associated interrupt flags ADC12IFG.x are set. - 3) Select repeat-single-channel mode (CONSEQ = 2) instead of the repeat-sequence-of-channel mode, and then select single-channel mode. The current conversion is completed normally. The current conversion result is loaded into register ADC12MEMx and the associated interrupt flags ADC12IFG.x are set. The data for x is somewhere between CStartAdd and the last register of the sequence. - 4) Select single-channel mode (CONSEQ = 0) and reset enable-conversion bit ENC. The current conversion is stopped immediately. The data in memory register ADC12MEMx is unpredictable and the interrupt flag ADC12IFG.x may or may not be set. This method is generally not recommended. An illustration of repeat-sequence-of-channels mode is shown in Figure 17–12. Figure 17-12. Repeat-Sequence-of-Channels Mode x = pointer to conversion memory register (ADC12MEM0..ADC12MEM15) and conversion memory control register (ADC12MCTL0..ADC12MCTL15) #### 17.5.5 Switching Between Conversion Modes Changing the mode of operation of the ADC12 while the converter is not actively running is done simply by selecting the new mode of operation with the CONSEQ bits. However, if the conversion mode is changed while the converter is actively running, intermediate and undesirable modes can be accidentally selected if both CONSEQ bits are changed in a single instruction. Therefore, the following mode changes should be avoided while the converter is running: $0 \rightarrow 3$ , $1 \rightarrow 2$ , $2 \rightarrow 1$ , and $3 \rightarrow 0$ . The intermediate modes are caused by the asynchronous clocks for the CPU and the ADC12. These intermediate modes can be avoided simply by changing only one CONSEQ bit per instruction. For example, to change from mode 0 to mode 3 while the converter is actively running, the following instructions could be used: ``` BIS #CONSEQ_0,&ADC12CTL1 ; Example: 0 \to 3, first ......; step is 0 \to 1 BIS #CONSEQ_1,&ADC12CTL1 ...; second step is 1 \to 3 ``` Acceptable sequence modifications are: $0 \rightarrow 1$ , $0 \rightarrow 2$ , $1 \rightarrow 0$ , $1 \rightarrow 3$ , $2 \rightarrow 0$ , $2 \rightarrow 3$ , $3 \rightarrow 1$ , and $3 \rightarrow 2$ . #### 17.5.6 Power Down The ADC12 incorporates two bits (ADC12ON and REFON) for power savings. ADC12ON turns on the A/D core and REFON turns on the reference generator. Each bit is individually controllable by software. The ADC12 is turned off completely if both bits are reset. The ADC12 registers are not affected by either of these bits and can be accessed and modified at any time (see the *ADC12 Control Registers* section). Note, however, that ADC12ON and REFON may only be modified if ENC=0. Additionally, other ADC12 functions are automatically switched on and off as needed—if possible—to realize additional power savings—even while the ADC12 is running. #### Caution! Do not power-down the converter or the reference generator while the converter is active. Conversion results will be false. It is possible to disable the reference generator and the ADC12 by resetting bits ADC12ON and REFON before an active conversion or sequence of conversions has completed. For example, if the conversion mode is set to sequence-of-channels, and software resets the ENC bit immediately after the sequence begins, the ADC12ON and REFON bits can then be reset before the sequence completes. If this occurs, the ADC12 will be powered down immediately and the conversion results will be false. #### Caution! The following must be considered when turning the ADC12 and voltage reference on or off. ADC12 turnon time: when the ADC12 is turned on with the ADC12ON bit, the turnon time noted in the data sheet (t<sub>ADC12ON</sub>) must be observed before a conversion is started. Otherwise, the results will be false. Reference-voltage settling Time: When the built-in reference is turned on with the VREFON bit, the settling timing noted in the data sheet must be observed before a conversion is started. Otherwise, the results will be false until the reference settles. Once all internal and external references have settled, no additional settling time is required when selecting or changing the conversion range for each channel. Settling time of external signals: external signals must be settled before performing the first conversion after turning on the ADC12. Otherwise, the conversion results will be false. # 17.6 Conversion Clock and Conversion Speed The conversion clock for the ADC12 (ADC12CLK shown in Figure 17–13) can be selected from several sources and can be divided by any factor from 1–8. The ADC12CLK is used for the A/D conversion and to generate the sampling period [if pulse-sampling mode is selected (SHP=1)]. Possible clock sources are the internal oscillator (ADC12OSC), ACLK, MCLK, and SMCLK. The internal oscillator generates the ADC12OSC signal and is in the 5-MHz range (see device data sheet for specifications). The internal-oscillator frequency will vary with individual devices, supply voltage, and temperature. A stable clock source should be used for the conversion clock when accurate conversion timing is required. Figure 17–13. The Conversion Clock ADC12CLK The conversion starts with the falling edge of the sample signal SAMPCON (see the *Sampling* section and Figure 17–14). Thirteen conversion clocks (ADC12CLK) are required to complete a conversion. The conversion time is: $$t_{conversion} = 13 \times (ADC12DIV/f_{ADC12CLK})$$ Where ADC12DIV is any integer from 1 to 8. The ADC12CLK frequency must not exceed the maximum and minimum frequencies specified in the data sheet. Either violation may result in inaccurate conversion results. #### Note: Availability of ADC12CLK During Conversion Users must ensure that the clock chosen for ADC12CLK remains active until the ADC12 can complete its operation. If the clock is removed while the ADC12 is active, the operation can not be completed and the end-of-conversion feedback to the program is not possible. # 17.7 Sampling The ADC12 sample-and-hold (S/H) circuitry (shown in Figure 17–14) is flexible and configurable. The configuration is done by software via control bits in the ADC12CTL0 and ADC12CTL1 registers. Configuration and operation of the S/H circuitry is discussed in this section. Figure 17–14. The Sample-and-Hold Function ## 17.7.1 Sampling Operation The sample-and-hold circuitry samples the analog signal when the sampling signal SAMPCON (see Figure 17–14) is high. Conversion starts immediately with the falling edge of SAMPCON. The sample-and-hold holds the signal value when SAMPCON is low. Conversion takes 13 ADC12CLK cycles (see Figure 17–15). Figure 17–15. Sample and Conversion, Basic Signal Timing The analog input signal must be valid and steady during the sampling period in order to obtain an accurate conversion. It is also desirable not to have any digital activity on any adjacent channels during the whole conversion period to ensure that errors due to supply glitching, ground bounce, or crosstalk do not corrupt the conversion results. In addition, gains and losses in internal charge limit the hold time. The user should ensure that the data sheet limits are not violated. Otherwise, the sampled analog voltage may increase or decrease, resulting in false conversion values. ## 17.7.2 Sample Signal Input Selection The SAMPCON signal, which controls sample timing and the start of a conversion, may be sourced by one of several signals. SAMPCON may be sourced directly from one of the signals available at the input selection switch (see Figure 17–16), further called sample-signal input, or from the integrated sampling timer. When the sampling timer is used to source SAMPCON, the sample-signal input is used to trigger the sampling timer. The sample-signal input is selected by the SHS bits in ADC12CTL1. There are four choices for the sample-signal input: ADC12SC, Timer\_A.OUT1, Timer\_B.OUT0, and Timer\_B.OUT1. The polarity of the sample-signal input may be selected by the ISSH bit (see Figure 17–16). Also, the sample-signal input is passed to the sampling timer or to the SAMPCON signal under control of the ENC bit. This is discussed in detail further ahead. ADC12SC is a control bit located in ADC12CTL0. Its value is set by software. Depending on the selected sampling mode, this bit allows the software to either start a sample-and-conversion (S/C) cycle (SHP=1), or to completely control the sampling period (SHP=0). The sample-signal input can be asynchronous to a conversion-enable, and is synchronized and enabled by the ENC bit. Without synchronization, the first sampling period after the ENC bit is set could be erroneous, depending on where the ENC bit is set within the cycle of the input signal. In Figure 17–16, for example, note that the ENC bit is set in the middle of a high pulse from the sample-signal input. If the sample-input signal were simply passed directly to the S/H, the first conversion of the example would be erroneous because the first sampling period is too short. To prevent this problem, synchronization logic is implemented in the sample input selection switch. This ensures that the first sample-and-conversion cycle begins with the first rising edge of the sample-input signal applied *after* the ENC bit is set. Additionally, the last sample-and-conversion begins with the first rising edge of the sample-input signal *after* ENC has been reset. Figure 17–16. Synchronized Sample and Conversion Signal With Enable Conversion ## 17.7.3 Sampling Modes The sampling circuitry has two modes of operation: pulse-sampling mode and extended-sampling mode. In pulse-sampling mode, the sample-signal input (selected by the SHS bits in ADC12CTL1) is used to trigger the internal sampling timer, and the actual sample timing signal (SAMPCON) is then generated by the sampling timer and is an integer multiple of the ADC12CLK signal. In extended-sampling mode, the sampling-signal input bypasses the sample timer and is used to source SAMPCON directly, therefore completely controlling the sample timing—asynchronously to ADC12CLK. Note that 13 ADC12CLK cycles are still required to complete one conversion. #### 17.7.3.1 Pulse-Sample Mode In the pulse-sample mode, the sample-input signal, selected by the SHS bits, triggers the sampling timer with its rising edge. The sampling timer then generates the sample timing. The sampling time is programmable by the SHT0 or SHT1 bits located in ADC12CTL0. When conversion-memory registers ADC12MEM0 to ADC12MEM7 are selected to store the conversion result(s), the SHT0 bits are used to program the sampling time. When conversion-memory registers ADC12MEM8 to ADC12MEM15 are selected for the conversion data, the SHT1 bits are used to program the sampling timing. Therefore, it is possible to program two different sampling times for a sequence of conversions by using both upper and lower conversion-memory registers in the sequence. This feature is useful when different external-source impedance conditions exist and require different sample timings. In pulse-sampling mode, sampling time is a multiple of the ADC12CLK x 4, and is calculated by: $tsample = 4 x t_{ADC12CLK} x SHTx$ SHTx is determined by bits SHT0 or SHT1 (see table in *Control Registers ADC12CTL0* and *ADC12CTL1* section). The sampling signal SAMPCON remains in the sampling state (high) for the synchronization time $t_{sync}$ and the selected sample time $t_{sample}$ , as shown in Figure 17–17. The conversion takes $13 \times \text{ADC}12\text{CLK}$ cycles ( $t_{convert}$ ). It is important to note that after a sample-and-conversion cycle has been triggered by the sample-input signal, additional triggers (via a rising edge on the sample-input signal) will be missed/ignored until the prior sample-and-conversion cycle is completed. Figure 17–17. Conversion Timing, Pulse-Sample Mode An example of the pulse-sample mode configuration is shown in Figure 17–18. The selected input signal source is Timer\_B.OUT0. The timing for the example is shown in Figure 17–19. Figure 17–18. Pulse-Sample Mode Example Configuration Figure 17–19. Pulse-Sample Mode Example Timing # 17.7.3.2 Extended-Sample Mode In extended-sample mode, the input signal selected by the SHS bits is used to control the sampling (SAMPCON signal) directly. The internal sampling timer is not used. As shown in Figure 17–20, the sampling period is active while SAMPCON is high. Hold mode is active when SAMPCON is low. The conversion starts with the falling edge of SAMPCON after a synchronization time $t_{\text{SVNC}}$ . The conversion takes $13 \times \text{ADC}12\text{CLK}$ ( $t_{\text{Convert}}$ ). Figure 17–20. Conversion Timing for Extended-Sample Mode The extended-sample mode allows total control of the sampling period and the start of a conversion. The extended-sample mode is useful in applications that require an extended sampling period to accommodate different input-source impedances, or in applications where the maximum sampling period supplied by the internal sampling timer is insufficient. An example of the extended-sample-mode configuration is shown in Figure 17–21. The selected input signal source is Timer\_B.OUT0. The timing for the example is shown in Figure 17–22. Figure 17–21. Extended-Sample Mode Example Configuration Figure 17–22. Extended-Sample Mode Example Timing # 17.7.4 Using the MSC Bit The multiple-sample-and-conversion (MSC) control bit is not used if the sample signal SAMPCON is generated without the sampling timer. However, when the sampling timer is used to generate the SAMPCON signal and the operating mode is other than single-channel single-conversion (CONSEQ > 0), the MSC bit can be used to configure the converter to perform the successive conversions automatically and as quickly as possible. If MSC = 0, then a rising edge of the SHI signal is required to trigger each sample-and-conversion, regardless of what mode the converter is in. When MSC = 1 and CONSEQ > 0, the first rising edge of the SHI signal triggers the first conversion, but successive conversions are triggered automatically as soon as the prior conversion is completed. Additional rising edges on SHI are ignored until the sequence is completed or until the ENC bit is toggled (depending on mode). The function of the ENC bit is unchanged when using the MSC bit. See Figures 17–23 and 17–24. Figure 17–24. Use of MSC Bit With Repeated Modes ### 17.7.5 Sample Timing Considerations The A/D converter uses the charge redistribution method. Thus, when the inputs are internally switched to sample the input analog signal, the switching action causes displacement currents to flow into and out of the analog inputs. These current spikes or transients occur at the leading and falling edges of the sample pulse, and usually decay and settle before causing any problems because typically the external time constant is less than that presented by the internal effective RC. Internally, the analog inputs see an effective maximum nominal RC of a 30 pF (C-array) capacitor in series with a 2-k $\Omega$ resistor (R<sub>on</sub> of switches). However, if the external dynamic-source impedance is large, then these transients may not settle within the allocated sampling time to ensure 12 bits of accuracy. It is imperative that the proper sample timing be used for accurate conversions. The next section discusses how to calculate the sample timing. ## 17.7.5.1 Simplified Sample-Timing Analysis Using the equivalent circuit shown in Figure 17–25, the time required to charge the analog-input capacitance from 0 to VS within 1/2 LSB can be derived as follows. Figure 17-25. Equivalent Circuit V<sub>I</sub> = Input voltage at pin Ax The capacitance-charging voltage is given by: $$V_{C} = V_{S} \left( 1 - EXP \left( \frac{-tc}{R_{t} \times C_{j}} \right) \right)$$ (1) Where: $$R_t = R_s + Z_i$$ $t_c = Cycle time$ The input impedance $Z_i$ is ~1 k $\Omega$ at 3.0 V, and is higher (~ 2 k $\Omega$ ) at 1.8 V. The final voltage to 1/2 LSB is given by: $$V_{C} (1/2LSB) = V_{S} - \left(\frac{V_{S}}{8192}\right)$$ (2) Equating equation 1 to equation 2 and solving for cycle time tc gives: $$V_{S} - \left(\frac{V_{S}}{8192}\right) = V_{S} \left(1 - EXP\left(\frac{-tc}{R_{t} \times C_{i}}\right)\right)$$ (3) and the time to charge to 1/2 LSB (minimum sampling time) is: $$t_{ch}(1/2 LSB) = R_t \times C_i \times In(8192)$$ Where: $$ln(8192) = 9.011$$ Therefore, with the values given, the time for the analog input signal to settle is: $$t_{ch}(1/2 LSB) = Rt \times C_i \times 9.011 \tag{4}$$ This time must be less than the sampling time. If the pulse-sampling mode is used, the maximum ADC12CLK frequency is: $$max[f(ADC12CLK)] = \frac{SHTx}{t_{ch}(1/2LSB)}$$ (5) This frequency must not exceed the maximum ADC12CLK frequency specified in the data sheet. # 17.8 ADC12 Control Registers Five control registers, sixteen conversion-memory registers, and sixteen conversion-memory control registers are used to configure the ADC12: | Register | Short Form | Register Type | Address | Initial State | |-------------------------------|-------------|---------------|---------|----------------| | ADC control register 0 | ADC12CTL0 | Read/write | 01A0h | Reset with POR | | ADC control register 1 | ADC12CTL1 | Read/write | 01A2h | Reset with POR | | ADC interrupt flag register | ADC12IFG | Read/write | 01A4h | Reset with POR | | ADC interrupt enable register | ADC12IE | Read/write | 01A6h | Reset with POR | | ADC interrupt vector word | ADC12IV | Read | 01A8h | Reset with POR | | ADC memory 0 | ADC12MEM0 | Read | 0140h | Linghangad | | to<br>ADC memory 15 | ADC12MEM15 | Read | 015Eh | Unchanged | | ADC memory control 0 | ADC12MCTL0 | Deed | 080h | Danat with DOD | | to ADC memory control 15 | ADC12MCTL15 | Read | 08Fh | Reset with POR | Note: All registers may be accessed by any instruction subject to register-access restrictions. ## 17.8.1 Control Registers ADC12CTL0 and ADC12CTL1 All control bits of ADC12CTLx are reset during POR. Most of the control bits in registers ADC12CTL0, ADC12CTL1, and ADC12MCTLx can only be modified if ENC is reset. These bits are marked . All other bits can be modified at any time. The control bits of control register ADC12CTL0 and ADC12CTL1 are: ADC12SC bit0 Sample and convert. The ADC12SC bit can be used to control the conversion with software if ENC is set. It is recommended to have ISSH=0. If the sampling signal SAMPCON is generated by the sampling timer (SHP=1), changing the ADC12SC bit from 0 to 1 starts the sample-andconversion operation. When the A/D conversion is complete (BUSY=0) the ADC12SC bit is automatically reset. If the sample signal is directly controlled by ADC12SC (SHP=0), then the high level of the ADC12SC bit defines the sample time. The conversion starts once it is reset. All automatic-sequence functions (CONSEQ={1,2,3}) and multiple sampleand-conversion functions (MSC=1) are executed normally. Therefore, when using ADC12SC the software must ensure that the frequency of the timing of the ADC12SC bit meets the applicable timing requirements. NOTE: The start of a conversion by software (SHS=0, in ADC12CTL1) is possible by setting both ENC and ADC12SC control bits within one instruction. bit1 Enable conversion. The software (via ADC12SC) or external signals can start a conversion only if the enable-conversion bit ENC is high. Most of the control bits in ADC12CTL0 and ADC12CTL 1, and all bits in ADCMCTL.x may be changed only if ENC is low. - 0 : No conversion can be started. This is the initial state. - 1: The first sample and conversion starts with the first rising edge of the SAMPCON signal. The selected operation proceeds as long as ENC is set. CONSEQ=0, ADC12BUSY=1, ENC= $1 \rightarrow 0$ : In this mode, if ENC is reset, the current conversion is immediately stopped. The conversion results are unpredictable. CONSEQ $\neq$ 0, ADC12BUSY=x, ENC= 1 $\rightarrow$ 0: In these modes, if ENC is reset, the current conversion or sequence is completed and the conversion results are valid. The conversion activities are stopped after the current conversion or sequence is completed. **ENC** #### ADC12TOVIE bit2 Conversion-time-overflow interrupt enable. The timing overflow happens if another sample-and-conversion is requested while the current conversion is not completed. This is independent of the conversion modes selected by CONSEQ. If the timing overflow vector is generated and the timing overflow interrupt enable flag ADC12TOVIE and the general interrupt enable bit GIE are set, an interrupt service is requested. There is no individual interrupt flag. See the *ADC12 Interrupt Vector Register ADC12IV* section for more information on ADC12 interrupts. #### ADC12OVIE bit3 Overflow-interrupt enable. Individual enable for the overflow-interrupt vector. The overflow happens if a conversion result is written into an ADC memory ADC12MEMx but the previous result was not read. An interrupt service is requested if the overflow vector is generated, the overflow-interrupt-enable flag ADC12OVIE is set, and the general-interrupt-enable bit GIE is set. There is no individual interrupt flag. See the *ADC12 Interrupt Vector Register ADC12IV* section for more information on ADC12 interrupts. #### ADC12ON bit4 Turn on the 12-bit ADC core. Settling-time constraints must be met when the ADC12 core is powered up. - 0: Power consumption of the core is off. No conversion will be started. - 1: ADC core is supplied with power. If no A/D conversion is needed, ADC12ON can be reset to conserve power. #### REFON bit5 Reference voltage ON. - 0: The internal-reference voltage is switched off. No power is consumed from the reference-voltage generator. - 1: The internal-reference voltage is switched on. The reference-voltage generator consumes power. When the reference generator is switched on, the settling time of the reference voltage must be completed before the first sampling and conversion is started. #### 2 5V bit6 Reference-voltage level. - 0: The internal reference voltage is 1.5V, if REFON = 1. - 1: The internal reference voltage is 2.5V, if REFON = 1. #### MSC bit7 Multiple sample and conversion. Valid only when the sample timer is selected to generate the SAMPCON signal (SHP=1) and the A/D mode is chosen as repeat-single-channel, sequence-of-channel or repeat-sequence-of-channels (CONSEQ $\neq$ 0). - 0: The sampling timer requires a rising edge of the SHI signal to trigger each sample-and-conversion. - 1: The first rising edge of the SHI signal triggers the sampling timer, but further sample-and-conversion are performed automatically as soon as the prior conversion is completed—without additional rising edges of SHI. Additional rising edges of SHI are ignored until the sequence has completed or the ENC bit has been toggled (depending on mode). SHT0 bits 8–11 Sample-and-hold Time0. These bits define the sample timing for conversions whose results are stored in conversion-memory registers ADC12MEM0 to ADC12MEM7. The sample time is a multiple of the ADC12CLK $\times$ 4: $t_{sample} = 4 \times t_{ADC12CLK} \times n$ | SHT0 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12–15 | |------|---|---|---|---|----|----|----|----|----|----|-----|-----|-------| | n | 1 | 2 | 4 | 8 | 16 | 24 | 32 | 48 | 64 | 96 | 128 | 192 | 256 | SHT1 bits Sample-and-hold Time1. These bits define the sample timing for 12–15 conversions whose results are stored in conversion-memory registers ADC12MEM8 to ADC12MEM15. The sample time is a multiple of the ADC12CLK $\times$ 4: $t_{sample} = 4 \times t_{ADC12CLK} \times n$ | SHT1 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12–15 | |------|---|---|---|---|----|----|----|----|----|----|-----|-----|-------| | n | 1 | 2 | 4 | 8 | 16 | 24 | 32 | 48 | 64 | 96 | 128 | 192 | 256 | ADC12BUSY bit0 The ADC12BUSY bit indicates an active sample or conversion operation. It is used specifically when the conversion mode is single-channel-single-conversion, because if the ENC bit is reset in this mode, the conversion stops immediately and the results are invalid. Therefore, the ADC12BUSY bit should be tested to verify that it is 0 before resetting the ENC bit when in single-channel-single-conversion mode. The busy bit is not useful in all other operating modes because resetting the ENC bit does not immediately affect any other mode. - 0: No operation is active. - 1: A sample period, conversion or conversion sequence is active. CONSEQ bit bits The CONSEQ bits select the conversion mode. Repeat mode is on if the CONSEQ.1 is set. - 0: Single-channel-single-conversion mode. One single channel is converted once. - 1: Sequence-of-channels mode. A sequence of conversions is executed once. - 2: Repeat-single-channel mode. Conversions on a single channel are repeated until CONSEQ is set to 0 or 1. - 3: Repeat-sequence-of-channels. A sequence of conversions is repeated until CONSEQ is set to 0 or 1. NOTE: See also section Conversion Modes. ADC12SSEL bits Select the clock source for the converter core 3-4 - 0: ADC12 internal oscillator, ADC12OSC - 1: ACLK - 2: MCLK - 3: SMCLK ADC12DIV bits 5–7 Select the division rate for the clock source selected by ADC12SSEL bits. 0 to 7: Divide selected clock source by 1 to 8 The divider's output signal name is ADC12CLK. Thirteen of these clocks are required for a conversion. ISSH bit8 Invert sample-input signal. - 0: The sample-input signal is not inverted. - 1: The sample-input signal is inverted. SHP bit9 The SHP bit selects the source of the sampling signal (SAMPCON) to be either the output of the sampling timer or the sample-input signal directly. - 0: SAMPCOM signal is sourced directly from the sample-input signal. - 1: SAMPCON signal is sourced from the sampling timer. The rising edge of the sample-input signal triggers the sampling timer. SHS bits Source select for the sample-input signal. 10-11 - 0: Control bit ADC12SC is selected. - 1: Timer A.OUT1 - 2: Timer\_B.OUT0 - 3: Timer\_B.OUT1 **CStartAdd** bits 12–15 Conversion start address CStartAdd is used to define which ADC12 conversion-memory register (ADC12MEMx) is used for a single conversion or for the first conversion in a sequence of conversions. The value of CStartAdd is 0 to 0Fh, corresponding to ADC12MEM0 to ADC12MEM15. Since there is one corresponding conversion-memory control register (ADC12MCTLx) for each conversion-memory register (ADC12MEMx), CStartAdd also points to the corresponding ADC12MCTLx register. Warning: Modifying ADC control register during active conversion The enable conversion control bit (ENC) in the ADC12CTL0 register protects most bits from modification during an active conversion. However, some bits that are necessary for proper completion of active conversions and interrupt enable bits can be modified independently of ENC. The user must use caution when modifying theses bits to ensure an active conversion is not corrupted, or to not use corrupted data. To avoid corrupting any active conversions, stop the conversion, wait for the busy bit to be reset, reset the ENC bit, then modify the control bits. ## 17.8.2 Conversion-Memory Registers ADC12MEMx There are sixteen conversion-memory registers ADC12MEMx as follows: ADC12MEM0, bits to 0–15 ADC12MEM15 Conversion results. The 12-bit conversion results are right-justified and the four MSBs are always read as 0. The ADC12OV interrupt flag will be set in time to indicate that a overflow situation occurred. Software can detect it if it reads the conversion result and then tests for overflow condition. The corresponding interrupt flag is reset if ADC12MEMx is accessed. #### Warning: SOFTWARE WRITE TO REGISTER ADC12MEMx Typically, software should not write to the conversion result registers ADC12MEMx. If software writes to one of these registers while the ADC12 is attempting to write to the same register, the data in the register will be unpredictable. If software ensures that it is writing to a conversion result register that is not being accessed by the ADC12, then the write completes normally and the data is written correctly. The associated interrupt flag is reset. #### 17.8.3 Control Registers ADC12MCTLx Each conversion-memory register ADC12MEMx has its own control register ADC12CTLx. The conversion-memory registers hold the conversion results, and the control register for each conversion-memory register selects basic conversion conditions such as selecting the analog channel, the reference voltage sources for $V_{R+}$ and $V_{R-}$ , and indicating the end of a sequence. All control bits in ADC12CTLx are reset during POR (see Chapter 3 for POR details). The control registers ADC12MCTL.x can be modified only if the enable conversion control bit ENC is reset. Any instruction that writes to an ADC12MCTL register while the ENC bit is set will have no effect. INCH, bits 0-3 The INCH (input channel) bits select one of eight external, or one of four internal analog signals for conversion. > 0-7: a0 to a7 8: Ve<sub>RFF+</sub> 9: V<sub>RFF</sub>\_/Ve<sub>RFF</sub>\_ Temperature diode 10: 11–15: $(AV_{CC} - AV_{SS}) / 2$ Note: Selecting channel 10 automatically turns on the on-chip reference generator for a voltage source for the temperature diode. However, it does not enable the V<sub>RFF+</sub> output or effect the reference selections for the conversion. Sref, bits4-6 The Sref bits select one of six reference voltage combinations used for conversion. The conversion is done between the selected voltage range V<sub>R+</sub> and V<sub>R</sub>\_. > 0: $V_{R+} = AV_{CC}$ and $V_{R-} = AV_{SS}$ 1: $V_{R+} = V_{REF+}$ and $V_{R-} = AV_{SS}$ $V_{R+} = V_{REF+}$ and $V_{R-} = AV_{SS}$ 2,3: $V_{R+} = AV_{CC}$ and $V_{R-} = V_{REF-}/V_{eREF-}$ 4: $V_{R+} = V_{REF+}$ and $V_{R-} = V_{REF-}$ $V_{REF-}$ $V_{R+} = V_{REF+}$ and $V_{R-} = V_{REF-}$ $V_{REF-}$ 5: 6,7: EOS, bit7 The end-of-sequence bit, when set, indicates the last conversion in a sequence of conversions. > Note: A sequence will roll over from ADC12MEM15/ADC12MCTL15 to ADC12MEM0/ADC12MCTL0 if the EOS bit in ADC12MCTL15 is not set. > Note: If none of the EOS bits is set and a sequence-of-channels (CONSEQ={1,3}) is selected, resetting the ENC bit will not stop the sequence. To stop the sequence, first select a single-channel mode (CONSEQ={0,2}) and then reset ENC. See also the ENC bit description. # 17.8.4 ADC12 Interrupt Flags ADC12IFG.x and Interrupt-Enable Registers ADC12IEN.x There are 16 ADC12IFG.x interrupt flags, 16 ADC12IE.x interrupt enable bits, and one interrupt vector word. The interrupt flags and enable bits are associated with the 16 ADC12MEMx registers. All interrupt flags and interrupt-enable bits are reset during POR. ADC12IFG.x, bits 0–15 The ADC12IFG.x interrupt flag is set if a conversion-result register ADC12MEMx is loaded with the result of a conversion. The range for x is 0 to 15. The interrupt flags are reset if their corresponding ADC12MEMx conversion-result register is accessed. To enable correct handling of overflow conditions, they are not reset by accessing the interrupt vector word ADC12IV. The overflow condition exists if another conversion result is written to ADC12MEMx and the corresponding ADC12IFG.x is not reset. | | 15 | | | | | | | | | | | | | | | 0 | |---------|---------|---------|--------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------| | ADC12IE | ADC | | | | | | | | | | | IE.6 | | | | 1 | 1 | 1 1 | | 01A6h | IE.15 | IE.14 | IE.13 | IE.12 | IE.11 | IE.10 | IE.9 | IE.8 | IE.7 | IE.6 | IE.5 | IE.4 | IE.3 | IE.2 | IE.1 | IE.0 | | | rw -(0) | rw -(0) | rw-(0) | rw -(0) | rw -(0) | rw -(0) | rw -(0) | rw –(0) | rw -(0) –(0) | ADC12IE.x, bits 0–15 The ADC12IE.x interrupt-enable bit enables or disables the interrupt-request service generated if the corresponding interrupt flag ADC12IFG.x is set. The range for x is 0 to 15. #### 17.8.5 ADC12 Interrupt Vector Register ADC12IV The 12-bit ADC has one interrupt vector to assist the handling of the 18 possible interrupt flags. Each of the 18 interrupt flags is prioritized and a unique vector word is generated according to the highest-pending interrupt. The priorities and corresponding vector-word values are shown in Table 17–3. Overflow flag ADC12OVIFG has the highest priority, followed by timing-overflow flag ADC12TOVIFG, and then by the interrupt flags for each conversion-memory register ADC12IFG.0 to ADC12IFG.15. The highest-pending interrupt flag generates a number from 0 (no interrupt is pending) to 36. This encoded number can be added to the program counter to automatically enter the software routine for handling each specific interrupt (see software example, section 17.8.5.1. An interrupt request is immediately generated if an interrupt flag is pending (ADC12IV $\neq$ 0), if the corresponding interrupt enable bit (ADC12OVIE, ADC12TOVIE, or ADC12IE.x) is set, and if the general interrupt enable bit GIE is set. When an interrupt request is generated, the service is requested by the highest-priority interrupt that is enabled. It is important to note that ADC12OVIFG and ADC12TOVIFG are reset automatically when either is the highest pending interrupt and the ADC12IV register is accessed. For example, if both are pending simultaneously, ADC12OVIFG will be reset automatically with the first access of ADC12IV, and ADC12TOVIFG will be reset automatically with the next access to the ADC12IV (assuming ADC12OVIFG was not set again). However, flags ADC12IFG.x must be reset by software or reset by accessing the corresponding conversion-memory register ADC12MEMx. Also note that the flags ADC12OVIFG and ADC12TOVIFG can not be accessed by software. They are visible only via the interrupt vector word ADC12IV data. Table 17-3. ADC12IV Interrupt-Vector Values | | ADC Interrupt Flags ADC12IFG | | | | | | | | | | | | 4 DO46TOV | 4 D Q 4 Q Q V | ADC12IV | | | | |----|------------------------------|----|----|----|----|---|---|---|---|---|---|---|-----------|---------------|---------|----------|---------|---------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ADC12TOV | ADC12OV | ADC12IV | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | 1 | 2 | | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | 1 | 0 | 4 | | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | 1 | 0 | 0 | 6 | | х | х | х | х | х | х | х | х | х | х | х | х | х | х | 1 | 0 | 0 | 0 | 8 | | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | | х | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 34 | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 36 | Note: Writing to Read Only Register ADC12IV When a write to vector word register ADC12IV occurs, the highest-pending interrupt flag is reset. Therefore, the interrupt event is missed. #### 17.8.5.1 ADC Interrupt Vector Register, Software Example The following software example shows the use of vector word ADC12IV and the associated software overhead. The numbers at the right margin show the cycles required for every instruction. The example shows a basic interrupt handler structure that can be adopted to individual application requirements. The software overhead for the different interrupt sources, including interrupt latency and return-from-interrupt cycles (but not the task handling itself), is: ``` ☐ ADC12IFG.0 to ADC12IFG.14, ADC12OV 16 cycles ☐ ADC12IFG.15 14 cycles ; Interrupt handler for the 12-bit ADC. ; The flag, which is enabled and has the highest priority, ; determines the interrupt vector word and is reset by ; hardware after accessing (instruction ; ADD &TADC12IV,PC). Flags ADC12OV, ADC12TOV, and ; ADC12IFG.x are reset by hardware. ADC_HND ; Interrupt latency ADD &ADC12IV,PC ; Add offset to Jump table 3 RETI ; Vector 0: No interrupt JMP ADC120V ; Vector 2: ADC overflow JMP ADC12TOV ; Vector 4: ADC timing overflow ; Vector 6: ADC12MEM0 was loaded JMP ADC1 2MOD0 .....; (ADC12IFG.0) 2 JMP ADC12MOD1 ; Vector 8: ADC12MEM1 was loaded .....; (ADC12IFG.1) JMP ADC12MOD13 ; Vector 34: ADC12MEM14 was loaded ; (ADC12IFG.14) 2 JMP ADC12MOD14 ; Vector 36: ADC12MEM15 was loaded ; (ADC12IFG.15) ; Module 15. Handler for ADC12IFG.15 starts here. Note a JMP ; instruction is not needed to get here because the PC is ; already here after the ADD&ADC12IV, PC instruction. ADC120V ; Vector 2: ADC120V Flag ; First instruction to handle ADC12 ; overflow condition RETI 5 ADC12TOV ; Vector 4: ADC120V Flag ; First instruction to handle ADC12 timing ; overflow condition 5 RETT ADC12MOD2 ; Vector 10: ADC12MEM2 was loaded ; (ADC12IFG.2) MOV &ADC12MEM2, R6; ADC12IFG2 is reset due to access ; of ADC memory ; Task starts here ``` ``` RETI ; Back to main program 5 ADC12MOD1 ; Vector 8: ADC12MEM1 was loaded ; (ADC12IFG.1) ADD &ADC12MEM1,R6; ADC12IFG1 is reset due to access ; of ADC memory ; Task starts here 5 RETI ; Back to main program ; The Module 3 handler shows a way to look if any other ;interrupt is pending: 5 cycles have to be spent, but 9 cycles ; may be saved if another interrupt is pending ADC12MOD0 ; Vector 6: ADC12MEM0 was loaded ; (ADC12IFG.0) ; First instruction to be executed x ; Task starts here JMP ADC12_HND ; With this instruction the software ; does not leave the handler; it looks ; for pending ADC12 interrupts ``` ### Note: Basic Clock System If the CPU clock MCLK is turned off (CPUOff=1), then two or three additional cycles need to be added for synchronous start of the CPU system. The delta of one clock cycle is caused when clocks are asynchronous to the restart of CPU clock MCLK. # 17.9 A/D Grounding and Noise Considerations As with any high-resolution converter, care and special attention must be paid to the printed-circuit-board layout and the grounding scheme to eliminate ground loops and any unwanted parasitic components/effects and noise. Industry-standard grounding and layout techniques should be followed to reduce these unwanted effects. Ground Loops are formed when return current from the A/D flows through paths that are common with other analog or digital circuitry. If care is not taken, this current can generate small, unwanted offset voltages that can add to or subtract from the reference or input voltages of the A/D converter. One way to avoid ground loops is to use a star connection scheme for AV<sub>SS</sub> (shown in Figure 17–26). This way the ground current or reference currents do not flow through any common input leads, eliminating any error voltages. In addition to grounding, ripple and noise spikes on the power supply lines due to digital switching or switching power supplies can corrupt the conversion result. The ripple can become more dominant by reducing the value of the conversion voltage range ( $V_{R+}-V_{R-}$ ), therefore reducing the value of the LSB and the noise margin. Thus a clean, noise-free setup becomes even more important to achieve the desired accuracy. Adding carefully placed bypass capacitors returned to the respective ground planes can help in reducing ripple in the supply current and minimizing these effects. Figure 17–26. A/D Grounding and Noise Considerations Note: If the internal Vref is used, add 10 μF/100 nF to the reference voltage terminals. External reference voltage source should meet low dynamic impedance to ensure 12-bit conversion accuracy. # Appendix A # **Peripheral File Map** This appendix summarizes the MSP430x4xx peripheral file (PF) and controlbit information into a single location for reference. Each PF register is presented as a row of boxes containing the control or status bits belonging to the register. The register symbol (e.g. P0IN) and the PF hex address are to the left of each register. | | Iopic | Page | |---|------------|-----------------------------------------------------------------| | | A.1 | Overview A-2 | | | A.2 | Special Function Register of MSP430x4xx Family, Byte Access A-3 | | | A.3 | Digital I/O, Byte Access A-3 | | | A.4 | Basic Timer1 Registers, Byte Access A-5 | | | A.5 | FLL+ Registers, Byte Access | | | A.6 | SVS Register, Byte Access | | | <b>A.7</b> | Comparator_A Register, Byte Access A-5 | | | <b>A.8</b> | USART0, USART1, UART Mode (Sync=0), Byte Access A-6 | | | A.9 | USART0,USART1, SPI Mode (Sync=1), Byte Access A-7 | | | A.10 | ADC12 Registers, Byte and Word Access | | | A.11 | LCD Registers, Byte Access A-11 | | | A.12 | Watchdog/Timer, Word Access | | | A.13 | Flash Control Registers, Word Access A-12 | | | A.14 | Hardware Multiplier, Word Access | | | A.15 | Timer_A Registers, Word Access A-14 | | | A.16 | Timer_B Registers, Word Access A-16 | | L | | | # A.1 Overview | accessibility anbol: | and/or hardware definitions are indicated following each bit | |----------------------|----------------------------------------------------------------------------------------------------| | rw: | Read/write | | r: | Read only | | r0: | Read as 0 | | r1: | Read as 1 | | w: | Write only | | w0: | Write as 0 | | w1: | Write as 1 | | (w): | No register bit implemented; writing a 1 results in a pulse. The register bit is always read as 0. | | h0: | Cleared by hardware | | h1: | Set by hardware | | -0,-1: | Condition after PUC signal active | | -(0),-(1): | Condition after POR signal active | The tables in the following sections describe byte access to each peripheral file according to the previously-described definitions. # A.2 Special Function Register of MSP430x4xx Family, Byte Access | 000Fh | | | | | | | | |----------------------------------|----------------|-------------------------|-----------------|-------------------------|--|---------------|----------------| | | | | | <br> | | | | | | | | | | | | | | Module enable 2, ME2<br>0005h | | | UTXE1<br>rw-0 | URXE1<br>USPIE1<br>rw-0 | | | | | Module enable 1, ME1<br>0004h | UTXE0<br>rw-0 | URXE0<br>USPIE0<br>rw-0 | | | | | | | Interrupt flag 2, IFG2<br>0003h | | | UTXIFG1<br>rw-1 | URXIFG1<br>rw-0 | | | | | Interrupt flag 1, IFG1<br>0002h | UXIFG0<br>rw-1 | URXIFG0<br>rw-0 | | NMIIFG<br>rw-0 | | OFIFG<br>rw-1 | WDTIFG<br>rw-0 | | Interrupt enable 2, IE2<br>0001h | | | UTXIE1<br>rw-0 | URXIE1<br>rw-0 | | | | | Interrupt enable 1, IE1<br>0000h | UTXIE0<br>rw-0 | URXIE0<br>rw-0 | ACCVIE<br>rw-0 | NMIIE<br>rw-0 | | OFIE<br>rw-0 | WDTIE<br>rw-0 | **Note:** SFR bits are not implemented on devices without the corresponding peripheral. # A.3 Digital I/O, Byte Access | Bit # - | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------------------------|---------|---------|---------|---------|---------|---------|---------|---------| | Function select, P4SEL | P4SEL.7 | P4SEL.6 | P4SEL.5 | P4SEL.4 | P4SEL.3 | P4SEL.2 | P4SEL.1 | P4SEL.0 | | 001Fh | rw-0 | Direction register, P4DIR | P4DIR.7 | P4DIR.6 | P4DIR.5 | P4DIR.4 | P4DIR.3 | P4DIR.2 | P4DIR.1 | P4DIR.0 | | 001Eh | rw-0 | Output register, P4OUT 001Dh | P4OUT.7 | P4OUT.6 | P4OUT.5 | P4OUT.4 | P4OUT.3 | P4OUT.2 | P4OUT.1 | P4OUT.0 | | | rw | Input register, P4IN | P4IN.7 | P4IN.6 | P4IN.5 | P4IN.4 | P4IN.3 | P4IN.2 | P4IN.1 | P4IN.0 | | 001Ch | r | r | r | r | r | r | r | r | | Function select, P3SEL | P3SEL.7 | P3SEL.6 | P3SEL.5 | P3SEL.4 | P3SEL.3 | P3SEL.2 | P3SEL.1 | P3SEL.0 | | 001Bh | rw-0 | Direction register, P3DIR | P3DIR.7 | P3DIR.6 | P3DIR.5 | P3DIR.4 | P3DIR.3 | P3DIR.2 | P3DIR.1 | P3DIR.0 | | 001Ah | rw-0 | Output register, P3OUT | P3OUT.7 | P3OUT.6 | P3OUT.5 | P3OUT.4 | P3OUT.3 | P3OUT.2 | P3OUT.1 | P3OUT.0 | | 0019h | rw | Input register, P3IN | P3IN.7 | P3IN.6 | P3IN.5 | P3IN.4 | P3IN.3 | P3IN.2 | P3IN.1 | P3IN.0 | | 0018h | r | r | r | r | r | r | r | r | | 0017h | | | | | | | | | | 0016h | | | | | | | | | | | [<br>] | | | | | | | | | 0010h | | | | | | | | | # A.3 Digital I/O, Byte Access (Continued) | Bit # - | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------------------------------|---------|---------|---------|---------|---------|---------|---------|---------| | Function select, P6SEL 0037h | P6SEL.7 | P6SEL.6 | P6SEL.5 | P6SEL.4 | P6SEL.3 | P6SEL.2 | P6SEL.1 | P6SEL.0 | | | rw-0 | Direction register, P6DIR | P6DIR.7 | P6DIR.6 | P6DIR.5 | P6DIR.4 | P6DIR.3 | P6DIR.2 | P6DIR.1 | P6DIR.0 | | 0036h | rw-0 | Output register, P6OUT | P6OUT.7 | P6OUT.6 | P6OUT.5 | P6OUT.4 | P6OUT.3 | P6OUT.2 | P6OUT.1 | P6OUT.0 | | 0035h | rw | Input register, P6IN | P6IN.7 | P6IN.6 | P6IN.5 | P6IN.4 | P6IN.3 | P6IN.2 | P6IN.1 | P6IN.0 | | 0034h | r | r | r | r | r | r | r | r | | Function select, P5SEL | P5SEL.7 | P5SEL.6 | P6SEL.5 | P5SEL.4 | P5SEL.3 | P5SEL.2 | P5SEL.1 | P5SEL.0 | | 0033h | rw-0 | Direction register, P5DIR | P5DIR.7 | P5DIR.6 | P5DIR.5 | P5DIR.4 | P5DIR.3 | P5DIR.2 | P5DIR.1 | P5DIR.0 | | 0032h | rw-0 | Output register, P5OUT | P5OUT.7 | P5OUT.6 | P5OUT.5 | P5OUT.4 | P5OUT.3 | P5OUT.2 | P5OUT.1 | P5OUT.0 | | 0031h | rw | Input register, P5IN | P5IN.7 | P5IN.6 | P5IN.5 | P5IN.4 | P5IN.3 | P5IN.2 | P5IN.1 | P5IN.0 | | 0030h | r | r | r | r | r | r | r | r | | 002Fh | | | | | | | | | | Function select, P2SEL | P2SEL.7 | P2SEL.6 | P2SEL.5 | P2SEL.4 | P2SEL.3 | P2SEL.2 | P2SEL.1 | P2SEL.0 | | 002Eh | rw-0 | Interrupt enable, P2IE | P2IE.7 | P2IE.6 | P2IE.5 | P2IE.4 | P2IE.3 | P2IE.2 | P2IE.1 | P2IE.0 | | 002Dh | rw-0 | Interrupt edge select, P2IES 002Ch | P2IES.7 | P2IES.6 | P2IES.5 | P2IES.4 | P2IES.3 | P2IES.2 | P2IES.1 | P2IES.0 | | | rw | Interrupt flags, P2IFG | P2IFG.7 | P2IFG.6 | P2IFG.5 | P2IFG.4 | P2IFG.3 | P2IFG.2 | P2IFG.1 | P2IFG.0 | | 002Bh | rw-0 | Direction register, P2DIR | P2DIR.7 | P2DIR.6 | P2DIR.5 | P2DIR.4 | P2DIR.3 | P2DIR.2 | P2DIR.1 | P2DIR.0 | | 002Ah | rw-0 | Output register, P2OUT | P2OUT.7 | P2OUT.6 | P2OUT.5 | P2OUT.4 | P2OUT.3 | P2OUT.2 | P2OUT.1 | P2OUT.0 | | 0029h | rw | Input register, P2IN | P2IN.7 | P2IN.6 | P2IN.5 | P2IN.4 | P2IN.3 | P2IN.2 | P2IN.1 | P2IN.0 | | 0028h | r | r | r | r | r | r | r | r | | 0027h | | | | | | | | | | Function select, P1SEL 0026h | P1SEL.7 | P1SEL.6 | P1SEL.5 | P1SEL.4 | P1SEL.3 | P1SEL.2 | P1SEL.1 | P1SEL.0 | | | rw-0 | Interrupt enable, P1IE | P1IE.7 | P1IE.6 | P1IE.5 | P1IE.4 | P1IE.3 | P1IE.2 | P1IE.1 | P1IE.0 | | 0025h | rw-0 | Interrupt edge select, P1IES | P1IES.7 | P1IES.6 | P1IES.5 | P1IES.4 | P1IES.3 | P1IES.2 | P1IES.1 | P1IES.0 | | 0024h | rw | Interrupt flags, P1IFG | P1IFG.7 | P1IFG.6 | P1IFG.5 | P1IFG.4 | P1IFG.3 | P1IFG.2 | P1IFG.1 | P1IFG.0 | | 0023h | rw-0 | Direction register, P1DIR | P1DIR.7 | P1DIR.6 | P1DIR.5 | P1DIR.4 | P1DIR.3 | P1DIR.2 | P1DIR.1 | P1DIR.0 | | 0022h | rw-0 | Output register, P1OUT | P1OUT.7 | P1OUT.6 | P1OUT.5 | P1OUT.4 | P1OUT.3 | P1OUT.2 | P1OUT.1 | P1OUT.0 | | 0021h | rw | Input register, P1IN | P1IN.7 | P1IN.6 | P1IN.5 | P1IN.4 | P1IN.3 | P1IN.2 | P1IN.1 | P1IN.0 | | 0020h | | r | r | r | r | r | r | r | # A.4 Basic Timer1 Registers, Byte Access | Bit # - | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------------------------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------| | | | | | | | | | | | Counter data, 8-Bit<br>Basic Timer, BTCNT2<br>0047h | 2 <sup>7</sup> rw | 2 <sup>6</sup><br>rw | 2 <sup>5</sup><br>rw | 2 <sup>4</sup><br>rw | 2 <sup>3</sup><br>rw | 2 <sup>2</sup><br>rw | 2 <sup>1</sup> | 2 <sup>0</sup><br>rw | | Counter data, 8-Bit<br>Basic Timer, BTCNT1<br>0046h | 2 <sup>7</sup><br>rw | 26<br>rw | 25<br>rw | 2 <sup>4</sup><br>rw | 2 <sup>3</sup><br>rw | 2 <sup>2</sup><br>rw | 2 <sup>1</sup><br>rw | 2 <sup>0</sup><br>rw | | Basic Timer, BTCTL<br>0040h | SSEL<br>rw | Hold<br>rw | DIV<br>rw | FRFQ1<br>rw | FRFQ0<br>rw | IP2<br>rw | IP1<br>rw | IP0<br>rw | # A.5 FLL+ Registers, Byte Access | Bit # - | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------| | FLL+ control 0, FLL+CTL0 | M | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 21 | 2 <sup>0</sup> | | 0053h | rw-0 | FLL+ control 1, FLL+CTL1 | M | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 21 | 2 <sup>0</sup> | | 0054h | rw-0 | rw-0 | rw-0 | rw-0 | rw-0 | rw-0 | rw-1 | rw-1 | | Frequency control, SCFQCTL 0052h | M | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 21 | 2 <sup>0</sup> | | | rw-0 | rw-0 | rw-0 | rw-1 | rw-1 | rw-1 | rw-1 | rw-1 | | Frequency integrator, SCFI1 | 2 <sup>9</sup> | 2 <sup>8</sup> | 2 <sup>7</sup> | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | | 0051h | rw-0 | Frequency integrator, SCFI0 | D | D | FN_8 | FN_4 | FN_3 | FN_2 | 21 | 2 <sup>0</sup> | | 0050h | rw-0 | rw-1 | rw-0 | rw-0 | rw-0 | rw-0 | rw-0 | rw-0 | # A.6 SVS Register, Byte Access | Bit # - | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|--------|--------|--------|--------|-------|-------|--------| | SVSCTL | VLD.3 | VLD.2 | VLD.1 | VLD.0 | PORON | SVSon | SVSOP | SVSFG | | 0053h | rw–(0) | rw–(0) | rw–(0) | rw–(0) | rw–(0) | r | r | rw-(0) | # A.7 Comparator\_A Registers, Byte Access | Bit # - | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------------------------------|----------|----------|----------|----------|--------|--------|--------|--------| | Comparator_A Port Disable, CAPD 005Bh | CAPD.7 | CAPD.6 | CAPD.5 | CAPD.4 | CAPD.3 | CAPD.2 | CAPD.1 | CAPD.0 | | | rw-(0) | Comparator_A control reg. 2, CACTL2 005Ah | CACTL2.7 | CACTL2.6 | CACTL2.5 | CACTL2.4 | CA1 | CA0 | CAF | CAOUT | | | rw-(0) | rw-(0) | rw-(0) | rw-(0) | rw–(0) | rw-(0) | rw–(0) | r–(0) | | Comparator_A control reg. 1, CACTL1 0059h | CAEX | CARSEL | CAREF1 | CAREF0 | CAON | CAIES | CAIE | CAIFG | | | rw-(0) | rw-(0) | rw-(0) | rw-(0) | rw–(0) | rw-(0) | rw–(0) | rw-(0) | # A.8 USART0, USART1, UART Mode (Sync=0), Byte Access | Bit # - | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------------------------------------|----------------------|--------------|---------------|-----------------------|----------------------|----------------------|----------------------|----------------------| | USART1<br>Transmit buffer U1TXBUF<br>07Fh | 2 <sup>7</sup><br>rw | 26<br>rw | 25<br>rw | 2 <sup>4</sup><br>rw | 2 <sup>3</sup><br>rw | 2 <sup>2</sup><br>rw | 21<br>rw | 2 <sup>0</sup><br>rw | | USART1<br>Receive buffer U1RXBUF<br>07Eh | 2 <sup>7</sup> | 26<br>r | 25<br>r | 2 <sup>4</sup><br>r | 2 <sup>3</sup><br>r | 2 <sup>2</sup><br>r | 21<br>r | 2 <sup>0</sup><br>r | | USART1<br>Baud rate U1BR1<br>07Dh | 215<br>rw | 214<br>rw | 213<br>rw | 2 <sup>12</sup><br>rw | 211<br>rw | 210<br>rw | 2 <sup>9</sup><br>rw | 28<br>rw | | USART1<br>Baud rate U1BR0<br>07Ch | 2 <sup>7</sup><br>rw | 26<br>rw | 25<br>rw | 2 <sup>4</sup><br>rw | 2 <sup>3</sup><br>rw | 2 <sup>2</sup><br>rw | 2 <sup>1</sup><br>rw | 2 <sup>0</sup><br>rw | | USART1<br>Modulation control<br>U1MCTL 07Bh | m7<br>rw | m6<br>rw | m5<br>rw | m4<br>rw | m3<br>rw | m2<br>rw | m1<br>rw | m0<br>rw | | USART1<br>Receive control U1RCTL<br>07Ah | FE<br>rw-0 | PE<br>rw-0 | OE<br>rw-0 | BRK<br>rw-0 | URXEIE<br>rw-0 | URXWIE<br>rw-0 | RXWake<br>rw-0 | RXERR<br>rw-0 | | USART1<br>Transmit control U1TCTL<br>079h | Unused<br>rw-0 | CKPL<br>rw-0 | SSEL1<br>rw-0 | SSEL0<br>rw-0 | URXSE<br>rw-0 | TXWAKE<br>rw-0 | Unused<br>rw-0 | TXEPT<br>rw-1 | | USART1<br>USART control U1CTL<br>078h | PENA<br>rw-0 | PEV<br>rw-0 | SP<br>rw-0 | CHAR<br>rw-0 | Listen<br>rw-0 | SYNC<br>rw-0 | MM<br>rw-0 | SWRST<br>rw-1 | | USART0<br>Transmit buffer U0TXBUF<br>077h | 2 <sup>7</sup><br>rw | 26<br>rw | 25<br>rw | 2 <sup>4</sup><br>rw | 23<br>rw | 2 <sup>2</sup><br>rw | 2 <sup>1</sup><br>rw | 2 <sup>0</sup><br>rw | | USART0<br>Receive buffer U0RXBUF<br>076h | 2 <sup>7</sup> | 26<br>r | 25<br>r | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup><br>r | 21<br>r | 2 <sup>0</sup><br>r | | USART0<br>Baud rate U0BR1<br>075h | 215<br>rw | 214<br>rw | 213<br>rw | 2 <sup>12</sup><br>rw | 211<br>rw | 210<br>rw | 2 <sup>9</sup><br>rw | 2 <sup>8</sup><br>rw | | USART0<br>Baud rate U0BR0<br>074h | 2 <sup>7</sup> rw | 26<br>rw | 25<br>rw | 2 <sup>4</sup><br>rw | 2 <sup>3</sup><br>rw | 2 <sup>2</sup><br>rw | 21<br>rw | 2 <sup>0</sup><br>rw | | USART0<br>Modulation control<br>U0MCTL 073h | m7<br>rw | m6<br>rw | m5<br>rw | m4<br>rw | m3<br>rw | m2<br>rw | m1<br>rw | m0<br>rw | | USART0<br>Receive control U0RCTL<br>072h | FE<br>rw-0 | PE<br>rw-0 | OE<br>rw-0 | BRK<br>rw-0 | URXEIE<br>rw-0 | URXWIE<br>rw-0 | RXWake<br>rw-0 | RXERR<br>rw-0 | | USART0<br>Transmit control U0TCTL<br>071h | Unused<br>rw-0 | CKPL<br>rw-0 | SSEL1<br>rw-0 | SSEL0<br>rw-0 | URXSE<br>rw-0 | TXWAKE<br>rw-0 | Unused<br>rw-0 | TXEPT<br>rw-1 | | USART0<br>USART control U0CTL<br>070h | PENA<br>rw-0 | PEV<br>rw-0 | SP<br>rw-0 | CHAR<br>rw-0 | Listen<br>rw-0 | SYNC<br>rw-0 | MM<br>rw-0 | SWRST<br>rw-1 | # A.9 USART0, USART1, SPI Mode (Sync=1), Byte Access | Bit # - | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------------------------------------|-----------------------|-----------------------|-----------------------|----------------------|----------------------|-----------------------|----------------------|----------------------| | USART1<br>Transmit buffer U1TXBUF<br>07Fh | 2 <sup>7</sup><br>rw | 2 <sup>6</sup><br>rw | 2 <sup>5</sup><br>rw | 2 <sup>4</sup><br>rw | 2 <sup>3</sup><br>rw | 2 <sup>2</sup><br>rw | 2 <sup>1</sup><br>rw | 2 <sup>0</sup><br>rw | | USART1<br>Receive buffer U1RXBUF<br>07Eh | 2 <sup>7</sup> | 26<br>r | 25<br>r | 2 <sup>4</sup><br>r | 2 <sup>3</sup> | 2 <sup>2</sup><br>r | 2 <sup>1</sup> | 2 <sup>0</sup> | | USART1<br>Baud rate U1BR1<br>07Dh | 2 <sup>15</sup><br>rw | 2 <sup>14</sup><br>rw | 2 <sup>13</sup><br>rw | 212<br>rw | 211<br>rw | 2 <sup>10</sup><br>rw | 2 <sup>9</sup><br>rw | 28<br>rw | | USART1<br>Baud rate U1BR0<br>07Ch | 2 <sup>7</sup><br>rw | 26<br>rw | 25<br>rw | 2 <sup>4</sup><br>rw | 2 <sup>3</sup><br>rw | 2 <sup>2</sup><br>rw | 2 <sup>1</sup><br>rw | 2 <sup>0</sup><br>rw | | USART1<br>Modulation control<br>U1MCTL 07Bh | m7<br>rw | m6<br>rw | m5<br>rw | m4<br>rw | m3<br>rw | m2<br>rw | m1<br>rw | m0<br>rw | | USART1<br>Receive control U1RCTL<br>07Ah | FE<br>rw-0 | Undef.<br>rw-0 | OE<br>rw-0 | Undef.<br>rw-0 | Unused<br>rw-0 | Unused<br>rw-0 | Undef.<br>rw-0 | Undef.<br>rw-0 | | USART1<br>Transmit control U1TCTL<br>079h | CKPH<br>rw-0 | CKPL<br>rw-0 | SSEL1<br>rw-0 | SSEL0<br>rw-0 | Unused<br>rw-0 | Unused<br>rw-0 | STC<br>rw-0 | TXEPT<br>rw-1 | | USART1<br>USART control U1CTL<br>078h | Unused<br>rw-0 | Unused<br>rw-0 | Unused<br>rw-0 | CHAR<br>rw-0 | Listen<br>rw-0 | SYNC<br>rw-0 | MM<br>rw-0 | SWRST<br>rw-1 | | USART0<br>Transmit buffer U0TXBUF<br>077h | 2 <sup>7</sup><br>rw | 26<br>rw | 25<br>rw | 2 <sup>4</sup><br>rw | 23<br>rw | 2 <sup>2</sup><br>rw | 21<br>rw | 2 <sup>0</sup><br>rw | | USART0<br>Receive buffer U0RXBUF<br>076h | 2 <sup>7</sup> | 26<br>r | 25<br>r | 2 <sup>4</sup><br>r | 23<br>r | 2 <sup>2</sup><br>r | 2 <sup>1</sup> | 2 <sup>0</sup><br>r | | USART0<br>Baud rate U0BR1<br>075h | 215<br>rw | 214<br>rw | 213<br>rw | 212<br>rw | 211<br>rw | 210<br>rw | 2 <sup>9</sup><br>rw | 28<br>rw | | USART0<br>Baud rate U0BR0<br>074h | 2 <sup>7</sup><br>rw | 26<br>rw | 25<br>rw | 2 <sup>4</sup><br>rw | 2 <sup>3</sup><br>rw | 2 <sup>2</sup><br>rw | 2 <sup>1</sup><br>rw | 2 <sup>0</sup><br>rw | | USART0<br>Modulation control<br>U0MCTL 073h | m7<br>rw | m6<br>rw | m5<br>rw | m4<br>rw | m3<br>rw | m2<br>rw | m1<br>rw | m0<br>rw | | USART0<br>Receive control U0RCTL<br>072h | FE<br>rw-0 | Undef.<br>rw-0 | OE<br>rw-0 | Undef.<br>rw-0 | Unused<br>rw-0 | Unused<br>rw-0 | Undef.<br>rw-0 | Undef.<br>rw-0 | | USART0<br>Transmit control U0TCTL<br>071h | CKPH<br>rw-0 | CKPL<br>rw-0 | SSEL1<br>rw-0 | SSEL0<br>rw-0 | Unused<br>rw-0 | Unused<br>rw-0 | STC<br>rw-0 | TXEPT<br>rw-1 | | USART0<br>USART control U0CTL<br>070h | Unused<br>rw-0 | Unused<br>rw-0 | Unused<br>rw-0 | CHAR<br>rw-0 | Listen<br>rw-0 | SYNC<br>rw-0 | MM<br>rw-0 | SWRST<br>rw-1 | ### A.10 ADC12 Registers, Byte and Word Access | Bit # - | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------------|--------|--------|--------|--------|--------|--------|--------|--------| | ADC12MCTL15 <sup>†</sup> | EOS | Sref.2 | Sref.1 | Sref.0 | INCH.3 | INCH.2 | INCH.1 | INCH.0 | | 008Fh | rw–(0) | rw–(0) | rw–(0) | rw–(0) | rw-(0) | rw-(0) | rw-(0) | rw-(0) | | ADC12MCTL14 <sup>†</sup> | EOS | Sref.2 | Sref.1 | Sref.0 | INCH.3 | INCH.2 | INCH.1 | INCH.0 | | 008Eh | rw–(0) | rw–(0) | rw–(0) | rw–(0) | rw-(0) | rw-(0) | rw-(0) | rw-(0) | | ADC12MCTL13 <sup>†</sup> | EOS | Sref.2 | Sref.1 | Sref.0 | INCH.3 | INCH.2 | INCH.1 | INCH.0 | | 008Dh | rw–(0) | rw–(0) | rw–(0) | rw–(0) | rw-(0) | rw-(0) | rw-(0) | rw-(0) | | ADC12MCTL12 <sup>†</sup> | EOS | Sref.2 | Sref.1 | Sref.0 | INCH.3 | INCH.2 | INCH.1 | INCH.0 | | 008Ch | rw–(0) | rw–(0) | rw–(0) | rw–(0) | rw-(0) | rw-(0) | rw-(0) | rw-(0) | | ADC12MCTL11 <sup>†</sup> | EOS | Sref.2 | Sref.1 | Sref.0 | INCH.3 | INCH.2 | INCH.1 | INCH.0 | | 008Bh | rw–(0) | rw–(0) | rw–(0) | rw–(0) | rw-(0) | rw-(0) | rw-(0) | rw-(0) | | ADC12MCTL10 <sup>†</sup> | EOS | Sref.2 | Sref.1 | Sref.0 | INCH.3 | INCH.2 | INCH.1 | INCH.0 | | 008Ah | rw–(0) | rw–(0) | rw–(0) | rw–(0) | rw-(0) | rw-(0) | rw-(0) | rw-(0) | | ADC12MCTL9 <sup>†</sup> | EOS | Sref.2 | Sref.1 | Sref.0 | INCH.3 | INCH.2 | INCH.1 | INCH.0 | | 0089h | rw–(0) | rw–(0) | rw–(0) | rw–(0) | rw-(0) | rw-(0) | rw-(0) | rw-(0) | | ADC12MCTL8 <sup>†</sup> | EOS | Sref.2 | Sref.1 | Sref.0 | INCH.3 | INCH.2 | INCH.1 | INCH.0 | | 0088h | rw–(0) | rw–(0) | rw–(0) | rw–(0) | rw-(0) | rw-(0) | rw-(0) | rw-(0) | | ADC12MCTL7 <sup>†</sup> | EOS | Sref.2 | Sref.1 | Sref.0 | INCH.3 | INCH.2 | INCH.1 | INCH.0 | | 0087h | rw–(0) | rw–(0) | rw–(0) | rw–(0) | rw-(0) | rw-(0) | rw-(0) | rw-(0) | | ADC12MCTL6 <sup>†</sup> | EOS | Sref.2 | Sref.1 | Sref.0 | INCH.3 | INCH.2 | INCH.1 | INCH.0 | | 0086h | rw–(0) | rw–(0) | rw–(0) | rw–(0) | rw-(0) | rw-(0) | rw-(0) | rw-(0) | | ADC12MCTL5 <sup>†</sup> | EOS | Sref.2 | Sref.1 | Sref.0 | INCH.3 | INCH.2 | INCH.1 | INCH.0 | | 0085h | rw–(0) | rw–(0) | rw–(0) | rw–(0) | rw-(0) | rw-(0) | rw-(0) | rw-(0) | | ADC12MCTL4 <sup>†</sup> | EOS | Sref.2 | Sref.1 | Sref.0 | INCH.3 | INCH.2 | INCH.1 | INCH.0 | | 0084h | rw–(0) | rw–(0) | rw–(0) | rw–(0) | rw-(0) | rw-(0) | rw-(0) | rw-(0) | | ADC12MCTL3 <sup>†</sup> | EOS | Sref.2 | Sref.1 | Sref.0 | INCH.3 | INCH.2 | INCH.1 | INCH.0 | | 0083h | rw–(0) | rw–(0) | rw–(0) | rw–(0) | rw-(0) | rw-(0) | rw-(0) | rw-(0) | | ADC12MCTL2 <sup>†</sup> | EOS | Sref.2 | Sref.1 | Sref.0 | INCH.3 | INCH.2 | INCH.1 | INCH.0 | | 0082h | rw–(0) | rw–(0) | rw–(0) | rw–(0) | rw-(0) | rw-(0) | rw-(0) | rw-(0) | | ADC12MCTL1 <sup>†</sup> | EOS | Sref.2 | Sref.1 | Sref.0 | INCH.3 | INCH.2 | INCH.1 | INCH.0 | | 0081h | rw–(0) | rw–(0) | rw–(0) | rw–(0) | rw–(0) | rw-(0) | rw-(0) | rw-(0) | | ADC12MCTL0 <sup>†</sup> | EOS | Sref.2 | Sref.1 | Sref.0 | INCH.3 | INCH.2 | INCH.1 | INCH.0 | | 0080h | rw–(0) | rw–(0) | rw–(0) | rw–(0) | rw-(0) | rw-(0) | rw-(0) | rw-(0) | $<sup>\</sup>ensuremath{^\dagger}\xspace$ All bits of ADC12MCTLx registers are only modifiable when ENC=0. # A.9. ADC12 Registers, Byte and Word Access (Continued) | Bit # - | 15 | 14 | 13 | 12 | 11 0 | |------------|--------|--------|--------|--------|----------------------------------------------------------------------| | ADC12MEM15 | Unused | Unused | Unused | Unused | MSB <> Conversion Result> LSB All conversion-result bits of type rw | | 015Eh | r0 | r0 | r0 | r0 | | | ADC12MEM14 | Unused | Unused | Unused | Unused | MSB <> Conversion Result> LSB All conversion-result bits of type rw | | 015Ch | r0 | r0 | r0 | r0 | | | ADC12MEM13 | Unused | Unused | Unused | Unused | MSB <> Conversion Result> LSB All conversion-result bits of type rw | | 015Ah | r0 | r0 | r0 | r0 | | | ADC12MEM12 | Unused | Unused | Unused | Unused | MSB <> Conversion Result> LSB All conversion-result bits of type rw | | 0158h | r0 | r0 | r0 | r0 | | | ADC12MEM11 | Unused | Unused | Unused | Unused | MSB <> Conversion Result> LSB All conversion-result bits of type rw | | 0156h | r0 | r0 | r0 | r0 | | | ADC12MEM10 | Unused | Unused | Unused | Unused | MSB <> Conversion Result> LSB All conversion-result bits of type rw | | 0154h | r0 | r0 | r0 | r0 | | | ADC12MEM9 | Unused | Unused | Unused | Unused | MSB <> Conversion Result> LSB All conversion-result bits of type rw | | 0152h | r0 | r0 | r0 | r0 | | | ADC12MEM8 | Unused | Unused | Unused | Unused | MSB <> Conversion Result> LSB All conversion-result bits of type rw | | 0150h | r0 | r0 | r0 | r0 | | | ADC12MEM7 | Unused | Unused | Unused | Unused | MSB <> Conversion Result> LSB All conversion-result bits of type rw | | 014Eh | r0 | r0 | r0 | r0 | | | ADC12MEM6 | Unused | Unused | Unused | Unused | MSB <> Conversion Result> LSB All conversion-result bits of type rw | | 014Ch | r0 | r0 | r0 | r0 | | | ADC12MEM5 | Unused | Unused | Unused | Unused | MSB <> Conversion Result> LSB All conversion-result bits of type rw | | 014Ah | r0 | r0 | r0 | r0 | | | ADC12MEM4 | Unused | Unused | Unused | Unused | MSB <> Conversion Result> LSB All conversion-result bits of type rw | | 0148h | r0 | r0 | r0 | r0 | | | ADC12MEM3 | Unused | Unused | Unused | Unused | MSB <> Conversion Result> LSB All conversion-result bits of type rw | | 0146h | r0 | r0 | r0 | r0 | | | ADC12MEM2 | Unused | Unused | Unused | Unused | MSB <> Conversion Result> LSB All conversion-result bits of type rw | | 0144h | r0 | r0 | r0 | r0 | | | ADC12MEM1 | Unused | Unused | Unused | Unused | MSB <> Conversion Result> LSB All conversion-result bits of type rw | | 0142h | r0 | r0 | r0 | r0 | | | ADC12MEM0 | Unused | Unused | Unused | Unused | MSB <> Conversion Result> LSB All conversion-result bits of type rw | | 0140h | r0 | r0 | r0 | r0 | | ### A.9. ADC12 Registers, Byte and Word Access (Continued) | Bit # - | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |-----------|--------------------------|--------------------------|--------------------------|--------------------------|---------------------|---------------------|---------------------|---------------------| | ADC12IE | ADC12IE.15 | ADC12IE.14 | ADC12IE.13 | ADC12IE.12 | ADC12IE.11 | ADC12IE.10 | ADC12IE.9 | ADC12IE.8 | | 01A6h | rw-(0) | ADC12IFG | ADC12IFG.15 | ADC12IFG.14 | ADC12IFG.13 | ADC12IFG.12 | ADC12IFG.11 | ADC12IFG.10 | ADC12IFG.9 | ADC12IFG.8 | | 01A4h | rw-(0) | ADC12CTL1 | CStartAdd.3 <sup>†</sup> | CStartAdd.2 <sup>†</sup> | CStartadd.1 <sup>†</sup> | CStartAdd.0 <sup>†</sup> | SHS.1 <sup>†</sup> | SHS.0 <sup>†</sup> | SHP <sup>†</sup> | ISSH <sup>†</sup> | | 01A2h | rw–(0) | ADC12CTL0 | SHT1.3 <sup>†</sup> | SHT1.2 <sup>†</sup> | SHT1.1 <sup>†</sup> | SHT1.0 <sup>†</sup> | SHT0.3 <sup>†</sup> | SHT0.2 <sup>†</sup> | SHT0.1 <sup>†</sup> | SHT0.0 <sup>†</sup> | | 01A0h | rw–(0) <sup>†</sup> Only modifiable when ENC=0. | Bit # - | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|-------------|-------------------------|--------------------|--------------------------|--------------|------------|------------|------------| | ADC12IE | ADC12IE.7 | ADC12IE.6 | ADC12IE.5 | ADC12IE.4 | ADC12IE.3 | ADC12IE.2 | ADC12IE.1 | ADC12IE.0 | | 01A6h | rw–(0) | rw-(0) | ADC12IFG | ADC12IFG.7 | ADC12IFG.6 | ADC12IFG.5 | ADC12IFG.4 | ADC12IFG.3 | ADC12IFG.2 | ADC12IFG.1 | ADC12IFG.0 | | 01A4h | rw-(0) | rw–(0) | rw-(0) | rw-(0) | rw-(0) | rw-(0) | rw-(0) | rw-(0) | | ADC12CTL1 | ADC12DIV.2† | ADC12DIV.1 <sup>†</sup> | ADC12DIV.0† | ADC12SSEL.1 <sup>†</sup> | ADC12SSEL.0† | CONSEQ.1 | CONSEQ.0 | ADC12BUSY | | 01A2h | rw-(0) | rw–(0) | rw-(0) | rw-(0) | rw-(0) | rw-(0) | rw-(0) | r-(0) | | ADC12CTL0 | MSC† | 2_5V† | REFON <sup>†</sup> | ADC12ON <sup>†</sup> | ADC12OVIE | ADC12TOVIE | ENC | ADC12SC | | 01A0h | rw-(0) | rw–(0) | rw–(0) | rw–(0) | rw-(0) | rw-(0) | rw-(0) | rw-(0) | <sup>†</sup>Only modifiable when ENC=0. ### A.11 LCD Registers, Byte Access | Bit # - | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------------------|-------|-------|-------|-------|-------|-------|-------|-------| | LCD memory 19 | S39C3 | S39C2 | S39C1 | S39C0 | S38C3 | S38C2 | S38C1 | S38C0 | | 0A4h | rw | LCD memory 18 | S37C3 | S37C2 | S37C1 | S37C0 | S36C3 | S36C2 | S36C1 | S36C0 | | 0A3h | rw | LCD memory 18 | S35C3 | S35C2 | S35C1 | S35C0 | S34C3 | S34C2 | S34C1 | S34C0 | | 0A2h | rw | LCD memory 17 | S33C3 | S33C2 | S33C1 | S33C0 | S32C3 | S32C2 | S32C1 | S32C0 | | 0A1h | rw | LCD memory 16 | S31C3 | S31C2 | S31C1 | S31C0 | S30C3 | S30C2 | S30C1 | S30C0 | | 0A0h | rw | LCD memory 15 | S29C3 | S29C2 | S29C1 | S29C0 | S28C3 | S28C2 | S28C1 | S28C0 | | 09Fh | rw | LCD memory 14 | S27C3 | S27C2 | S27C1 | S27C0 | S26C3 | S26C2 | S26C1 | S26C0 | | 009Eh | rw | LCD memory 13 | S25C3 | S25C2 | S25C1 | S25C0 | S24C3 | S24C2 | S24C1 | S24C0 | | 09Dh | rw | LCD memory 12 | S23C3 | S23C2 | S23C1 | S23C0 | S22C3 | S22C2 | S22C1 | S22C0 | | 09Ch | rw | LCD memory 11 | S21C3 | S21C2 | S21C1 | S21C0 | S20C3 | S20C2 | S20C1 | S20C0 | | 09Bh | rw | LCD memory 10 | S19C3 | S19C2 | S19C1 | S19C0 | S18C3 | S18C2 | S18C1 | S18C0 | | 09Ah | rw | LCD memory 9 | S17C3 | S17C2 | S17C1 | S17C0 | S16C3 | S16C2 | S16C1 | S16C0 | | 099h | rw | LCD memory 8 | S15C3 | S15C2 | S15C1 | S15C0 | S14C3 | S14C2 | S14C1 | S14C0 | | 098h | rw | LCD memory 7 | S13C3 | S13C2 | S13C1 | S13C0 | S12C3 | S12C2 | S12C1 | S12C0 | | 097h | rw | LCD memory 6 | S11C3 | S11C2 | S11C1 | S11C0 | S10C3 | S10C2 | S10C1 | S10C0 | | 096h | rw | LCD memory 5 | S9C3 | S9C2 | S9C1 | S9C0 | S8C3 | S8C2 | S8C1 | S8C0 | | 095h | rw | LCD memory 4 | S7C3 | S7C2 | S7C1 | S7C0 | S6C3 | S6C2 | S6C1 | S6C0 | | 094h | rw | LCD memory 3 | S5C3 | S5C2 | S5C1 | S5C0 | S4C3 | S4C2 | S4C1 | S4C0 | | 093h | rw | LCD memory 2 | S3C3 | S3C2 | S3C1 | S3C0 | S2C3 | S2C2 | S2C1 | S2C0 | | 092h | rw | LCD memory 1 | S1C3 | S1C2 | S1C1 | S1C0 | S0C3 | S0C2 | S0C1 | S0C0 | | 091h | rw | LCD control & mode, LCDC 090h | LCDM7 | LCDM6 | LCDM5 | LCDM4 | LCDM3 | LCDM2 | LCDM1 | LCDM0 | | | rw-0 **Note:** The LCD memory bits are named with the MSP430 convention. The first part of the bit name indicates the corresponding segment line and the second indicates the corresponding common line. Example for a segment using S4 and Com3: S4C3 ### A.12 Watchdog/Timer, Word Access ### A.13 Flash Control Registers, Word Access | Bit # – | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|----------|----------|----------|----------|----------|---------|--------|----------| | FCTL3 | Reserved | Reserved | EMEX | Lock | WAIT | ACCVIFG | KEYV | Busy | | 012Ch | r0 | r0 | rw–0 | rw-1 | r–1 | rw-0 | rw–(0) | r(w)–0 | | FCTL2 | SSEL1 | SSEL0 | FN5 | FN4 | FN3 | FN2 | FN1 | FN0 | | 012Ah | rw-0 | rw-1 | rw–0 | rw–0 | rw–0 | rw–0 | rw–1 | rw–0 | | FCTL1 | SEGWRT | WRT | Reserved | Reserved | Reserved | MEras | Erase | Reserved | | 0128H | rw-0 | rw–0 | r0 | r0 | r0 | rw–0 | rw–0 | r0 | ### A.14 Hardware Multiplier, Word Access | Bit # - | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |------------------------|-----------------|-----|-----|-----|-----|-----|----|----| | Sum extend, SumExt | † | † | † | † | † | † | † | † | | 013Eh | r | r | r | r | r | r | r | r | | Result-high word ResHI | <sub>2</sub> 15 | 214 | 213 | 212 | 211 | 210 | 29 | 28 | | 013Ch | rw | Result-low word ResLO | 215 | 214 | 213 | 212 | 211 | 210 | 29 | 28 | | 013Ah | rw | Second operand OP2 | 215 | 214 | 213 | 212 | 211 | 210 | 29 | 28 | | 0138h | rw | MPYS+ACC MACS | 215 | 214 | 213 | 212 | 211 | 210 | 29 | 28 | | 0136h | rw | MPY+ACC MAC | 215 | 214 | 213 | 212 | 211 | 210 | 29 | 28 | | 0134h | rw | Multiply signed MPYS | 215 | 214 | 213 | 212 | 211 | 210 | 29 | 28 | | 0132h | rw | Multiply unsigned MPY | 215 | 214 | 213 | 212 | 211 | 210 | 29 | 28 | | 0130h | rw | • | | | | | | | | | | | | | | | | | | | | Bit # - | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Sum extend, SumExt | † | † | † | † | † | † | † | † | | 013Eh | r | r | r | r | r | r | r | r | | | 7 | ^ | - | | • | • | 4 | • | | Bit # - | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------------------|----|----|----|----------------|----|----|----|----| | Sum extend, SumExt | † | † | † | † | † | † | † | † | | 013Eh | r | r | r | r | r | r | r | r | | Result-high word ResHI | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | | 013Ch | rw | Result-low word ResLO | 27 | 26 | 25 | 2 <sup>4</sup> | 23 | 22 | 21 | 20 | | 013Ah | rw | Second operand OP2 | 27 | 26 | 25 | 2 <sup>4</sup> | 23 | 22 | 21 | 20 | | 0138h | rw | MPYS+ACC MACS | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | | 0136h | rw | MPY+ACC MAC | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | | 0134h | rw | Multiply signed MPYS | 27 | 26 | 25 | 2 <sup>4</sup> | 23 | 22 | 21 | 20 | | 0132h | rw | Multiply unsigned MPY | 27 | 26 | 25 | 2 <sup>4</sup> | 23 | 22 | 21 | 20 | | 0130h | rw <sup>†</sup> The Sum Extend register SumExt holds a 16×16-bit multiplication (MPYS) sign result, or the overflow of the multiply and accumulate (MAC) operation, or the sign of the signed multiply and accumulate (MACS) operation. Overflow and underflow of the MACS operation must be handled by software. # A.15 Timer\_A Registers, Word Access | Bit # - | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------| | 017Eh | | | | | | | | | | 017Ch | | | | | | | | | | 017Ah | | | | | | | | | | 0178h | | | | | | | | | | Cap/com register CCR2 | 215 | 214 | 213 | 212 | 211 | 210 | 29 | 28 | | 0176h | rw-(0) | Cap/com register CCR1<br>0174h | 215<br>rw-(0) | 214<br>rw-(0) | 213<br>rw-(0) | 212<br>rw-(0) | 211<br>rw-(0) | 210<br>rw-(0) | 2 <sup>9</sup><br>rw-(0) | 28<br>rw-(0) | | Cap/com register CCR0 | 215 | 214 | 213 | 212 | 211 | 210 | 29 | 28 | | 0172h | rw-(0) | Timer A register TAR | 215 | 214 | 213 | 212 | 211 | 210 | 29 | 28 | | 0170h | rw-(0) | 016Eh | | | | | | | | | | 016Ch | | | | | | | | | | 016Ah | | | | | | | | | | 0168h | | | | | | | | | | Cap/com control CCTL2, | CM21 | CM20 | CCIS21 | CCIS20 | SCS2 | SCCI2 | Unused | CAP2 | | 0166h | rw-(0) | rw-(0) | rw-(0) | rw-(0) | rw-(0) | rw-(0) | r0 | rw-(0) | | Cap/com control CCTL1, | CM11 | CM10 | CCIS11 | CCIS10 | SCS1 | SCCI1 | Unused | CAP1 | | 0164h | rw-(0) | rw-(0) | rw-(0) | rw-(0) | rw-(0) | rw-(0) | r0 | rw-(0) | | Cap/com control CCTL0, | CM01 | CM00 | CCIS01 | CCIS00 | SCS0 | SCCI0 | Unused | CAP0 | | 0162h | rw-(0) | rw-(0) | rw-(0) | rw-(0) | rw-(0) | rw-(0) | r0 | rw-(0) | | Timer_A control TACTL<br>0160h | Unused | Unused | Unused | Unused | Unused | SSEL2 | SSEL1 | SSEL0 | | 016011 | rw-(0) | | | | | | | | | | | Bit #- | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1<br> | 0 | | 017Eh | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 017Eh<br>017Ch | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 017Eh<br>017Ch<br>017Ah | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 017Eh<br>017Ch<br>017Ah<br>0178h | | | | | | | | | | 017Eh<br>017Ch<br>017Ah<br>0178h<br>Cap/com register CCR2 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | | 017Eh<br>017Ch<br>017Ah<br>0178h<br>Cap/com register CCR2<br>0176h | 2 <sup>7</sup> rw-(0) | 26<br>rw-(0) | 2 <sup>5</sup> rw-(0) | 2 <sup>4</sup> rw-(0) | 2 <sup>3</sup> rw-(0) | 2 <sup>2</sup> rw-(0) | 21<br>rw-(0) | 20<br>rw-(0) | | 017Eh<br>017Ch<br>017Ah<br>0178h<br>Cap/com register CCR2 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | | 017Eh<br>017Ch<br>017Ah<br>0178h<br>Cap/com register CCR2<br>0176h<br>Cap/com register CCR1 | 2 <sup>7</sup> rw-(0) 2 <sup>7</sup> | 26<br>rw-(0)<br>26 | 25<br>rw-(0)<br>25 | 2 <sup>4</sup> rw-(0) 2 <sup>4</sup> | 2 <sup>3</sup> rw-(0) 2 <sup>3</sup> | 2 <sup>2</sup><br>rw-(0)<br>2 <sup>2</sup> | 21<br>rw-(0)<br>21 | 20<br>rw-(0)<br>20 | | 017Eh<br>017Ch<br>017Ah<br>0178h<br>Cap/com register CCR2<br>0176h<br>Cap/com register CCR1<br>0174h | 2 <sup>7</sup><br>rw-(0)<br>2 <sup>7</sup><br>rw-(0) | 26<br>rw-(0)<br>26<br>rw-(0) | 25<br>rw-(0)<br>25<br>rw-(0) | 2 <sup>4</sup><br>rw-(0)<br>2 <sup>4</sup><br>rw-(0) | 23<br>rw-(0)<br>23<br>rw-(0) | 2 <sup>2</sup><br>rw-(0)<br>2 <sup>2</sup><br>rw-(0) | 2 <sup>1</sup><br>rw-(0)<br>2 <sup>1</sup><br>rw-(0) | 20<br>rw-(0)<br>20<br>rw-(0) | | 017Eh 017Ch 017Ah 0178h Cap/com register CCR2 0176h Cap/com register CCR1 0174h Cap/com register CCR0 0172h Timer_A register TAR | 27<br>rw-(0)<br>27<br>rw-(0)<br>27<br>rw-(0) | 26<br>rw-(0)<br>26<br>rw-(0)<br>26<br>rw-(0) | 25<br>rw-(0)<br>25<br>rw-(0)<br>25<br>rw-(0) | 24<br>rw-(0)<br>24<br>rw-(0)<br>24<br>rw-(0)<br>24 | 23<br>rw-(0)<br>23<br>rw-(0)<br>23<br>rw-(0)<br>23 | 2 <sup>2</sup><br>rw-(0)<br>2 <sup>2</sup><br>rw-(0)<br>2 <sup>2</sup><br>rw-(0)<br>2 <sup>2</sup> | 21<br>rw-(0)<br>21<br>rw-(0)<br>21<br>rw-(0) | 20<br>rw-(0)<br>20<br>rw-(0)<br>20<br>rw-(0)<br>20 | | 017Eh 017Ch 017Ah 0178h Cap/com register CCR2 0176h Cap/com register CCR1 0174h Cap/com register CCR0 0172h Timer_A register TAR 0170h | 27<br>rw-(0)<br>27<br>rw-(0)<br>27<br>rw-(0) | 26<br>rw-(0)<br>26<br>rw-(0)<br>26<br>rw-(0) | 25<br>rw-(0)<br>25<br>rw-(0)<br>25<br>rw-(0) | 24<br>rw-(0)<br>24<br>rw-(0)<br>24<br>rw-(0) | 23<br>rw-(0)<br>23<br>rw-(0)<br>23<br>rw-(0) | 2 <sup>2</sup><br>rw-(0)<br>2 <sup>2</sup><br>rw-(0)<br>2 <sup>2</sup><br>rw-(0) | 2 <sup>1</sup><br>rw-(0)<br>2 <sup>1</sup><br>rw-(0)<br>2 <sup>1</sup><br>rw-(0) | 20<br>rw-(0)<br>20<br>rw-(0)<br>20<br>rw-(0) | | 017Eh 017Ch 017Ah 0178h Cap/com register CCR2 0176h Cap/com register CCR1 0174h Cap/com register CCR0 0172h Timer_A register TAR 0170h 016Eh | 27<br>rw-(0)<br>27<br>rw-(0)<br>27<br>rw-(0) | 26<br>rw-(0)<br>26<br>rw-(0)<br>26<br>rw-(0) | 25<br>rw-(0)<br>25<br>rw-(0)<br>25<br>rw-(0) | 24<br>rw-(0)<br>24<br>rw-(0)<br>24<br>rw-(0)<br>24 | 23<br>rw-(0)<br>23<br>rw-(0)<br>23<br>rw-(0)<br>23 | 2 <sup>2</sup><br>rw-(0)<br>2 <sup>2</sup><br>rw-(0)<br>2 <sup>2</sup><br>rw-(0)<br>2 <sup>2</sup> | 21<br>rw-(0)<br>21<br>rw-(0)<br>21<br>rw-(0) | 20<br>rw-(0)<br>20<br>rw-(0)<br>20<br>rw-(0)<br>20 | | 017Eh 017Ch 017Ah 0178h Cap/com register CCR2 0176h Cap/com register CCR1 0174h Cap/com register CCR0 0172h Timer_A register TAR 0170h | 27<br>rw-(0)<br>27<br>rw-(0)<br>27<br>rw-(0) | 26<br>rw-(0)<br>26<br>rw-(0)<br>26<br>rw-(0) | 25<br>rw-(0)<br>25<br>rw-(0)<br>25<br>rw-(0) | 24<br>rw-(0)<br>24<br>rw-(0)<br>24<br>rw-(0)<br>24 | 23<br>rw-(0)<br>23<br>rw-(0)<br>23<br>rw-(0)<br>23 | 2 <sup>2</sup><br>rw-(0)<br>2 <sup>2</sup><br>rw-(0)<br>2 <sup>2</sup><br>rw-(0)<br>2 <sup>2</sup> | 21<br>rw-(0)<br>21<br>rw-(0)<br>21<br>rw-(0) | 20<br>rw-(0)<br>20<br>rw-(0)<br>20<br>rw-(0)<br>20 | | 017Eh 017Ch 017Ah 0178h Cap/com register CCR2 0176h Cap/com register CCR1 0174h Cap/com register CCR0 0172h Timer_A register TAR 0170h 016Eh | 27<br>rw-(0)<br>27<br>rw-(0)<br>27<br>rw-(0) | 26<br>rw-(0)<br>26<br>rw-(0)<br>26<br>rw-(0) | 25<br>rw-(0)<br>25<br>rw-(0)<br>25<br>rw-(0) | 24<br>rw-(0)<br>24<br>rw-(0)<br>24<br>rw-(0)<br>24 | 23<br>rw-(0)<br>23<br>rw-(0)<br>23<br>rw-(0)<br>23 | 2 <sup>2</sup><br>rw-(0)<br>2 <sup>2</sup><br>rw-(0)<br>2 <sup>2</sup><br>rw-(0)<br>2 <sup>2</sup> | 21<br>rw-(0)<br>21<br>rw-(0)<br>21<br>rw-(0) | 20<br>rw-(0)<br>20<br>rw-(0)<br>20<br>rw-(0)<br>20 | | 017Eh 017Ch 017Ah 0178h Cap/com register CCR2 0176h Cap/com register CCR1 0174h Cap/com register CCR0 0172h Timer_A register TAR 0170h 016Eh 016Ch | 27<br>rw-(0)<br>27<br>rw-(0)<br>27<br>rw-(0) | 26<br>rw-(0)<br>26<br>rw-(0)<br>26<br>rw-(0) | 25<br>rw-(0)<br>25<br>rw-(0)<br>25<br>rw-(0) | 24<br>rw-(0)<br>24<br>rw-(0)<br>24<br>rw-(0)<br>24 | 23<br>rw-(0)<br>23<br>rw-(0)<br>23<br>rw-(0)<br>23 | 2 <sup>2</sup><br>rw-(0)<br>2 <sup>2</sup><br>rw-(0)<br>2 <sup>2</sup><br>rw-(0)<br>2 <sup>2</sup> | 21<br>rw-(0)<br>21<br>rw-(0)<br>21<br>rw-(0) | 20<br>rw-(0)<br>20<br>rw-(0)<br>20<br>rw-(0)<br>20 | | 017Eh 017Ch 017Ah 0178h Cap/com register CCR2 0176h Cap/com register CCR1 0174h Cap/com register CCR0 0172h Timer_A register TAR 0170h 016Eh 016Ch 016Ah 0168h Cap/com control CCTL2, | 27 rw-(0) 27 rw-(0) 27 rw-(0) 27 rw-(0) 27 rw-(0) | 26<br>rw-(0)<br>26<br>rw-(0)<br>26<br>rw-(0)<br>26<br>rw-(0) | 25<br>rw-(0)<br>25<br>rw-(0)<br>25<br>rw-(0)<br>25<br>rw-(0) | 24<br>rw-(0)<br>24<br>rw-(0)<br>24<br>rw-(0)<br>24<br>rw-(0) | 23<br>rw-(0)<br>23<br>rw-(0)<br>23<br>rw-(0)<br>23 | 22<br>rw-(0)<br>22<br>rw-(0)<br>22<br>rw-(0)<br>22<br>rw-(0) | 21<br>rw-(0)<br>21<br>rw-(0)<br>21<br>rw-(0)<br>21<br>rw-(0) | 20<br>rw-(0)<br>20<br>rw-(0)<br>20<br>rw-(0)<br>20<br>rw-(0) | | 017Eh 017Ch 017Ah 0178h Cap/com register CCR2 0176h Cap/com register CCR1 0174h Cap/com register CCR0 0172h Timer_A register TAR 0170h 016Eh 016Ch 016Ah 0168h Cap/com control CCTL2, 0166h | 27 rw-(0) 27 rw-(0) 27 rw-(0) 27 rw-(0) 27 rw-(0) | 26 rw-(0) 26 rw-(0) 26 rw-(0) 26 rw-(0) OutMod21 rw-(0) | 25<br>rw-(0)<br>25<br>rw-(0)<br>25<br>rw-(0)<br>25<br>rw-(0) | 24<br>rw-(0)<br>24<br>rw-(0)<br>24<br>rw-(0)<br>24<br>rw-(0) | 23<br>rw-(0)<br>23<br>rw-(0)<br>23<br>rw-(0)<br>23<br>rw-(0) | 22<br>rw-(0)<br>22<br>rw-(0)<br>22<br>rw-(0)<br>22<br>rw-(0) | 21<br>rw-(0)<br>21<br>rw-(0)<br>21<br>rw-(0)<br>21<br>rw-(0) | 20<br>rw-(0)<br>20<br>rw-(0)<br>20<br>rw-(0)<br>20<br>rw-(0) | | 017Eh 017Ch 017Ah 0178h Cap/com register CCR2 0176h Cap/com register CCR1 0174h Cap/com register CCR0 0172h Timer_A register TAR 0170h 016Eh 016Ch 016Ah 0168h Cap/com control CCTL2, 0166h Cap/com control CCTL1, | 27 rw-(0) 27 rw-(0) 27 rw-(0) 27 rw-(0) 27 rw-(0) OutMod22 rw-(0) OutMod12 | 26 rw-(0) 26 rw-(0) 26 rw-(0) 26 rw-(0) OutMod21 rw-(0) OutMod11 | 25 rw-(0) 25 rw-(0) 25 rw-(0) 25 rw-(0) OutMod20 rw-(0) OutMod10 | 24<br>rw-(0)<br>24<br>rw-(0)<br>24<br>rw-(0)<br>24<br>rw-(0)<br>CCIE2<br>rw-(0) | 23<br>rw-(0)<br>23<br>rw-(0)<br>23<br>rw-(0)<br>23<br>rw-(0) | 22<br>rw-(0)<br>22<br>rw-(0)<br>22<br>rw-(0)<br>22<br>rw-(0)<br>OUT2<br>rw-(0)<br>OUT1 | 21<br>rw-(0)<br>21<br>rw-(0)<br>21<br>rw-(0)<br>21<br>rw-(0)<br>COV2<br>rw-(0) | 20<br>rw-(0)<br>20<br>rw-(0)<br>20<br>rw-(0)<br>20<br>rw-(0)<br>CCIFG2<br>rw-(0) | | 017Eh 017Ch 017Ah 0178h Cap/com register CCR2 0176h Cap/com register CCR1 0174h Cap/com register CCR0 0172h Timer_A register TAR 0170h 016Eh 016Ch 016Ah 0168h Cap/com control CCTL2, 0166h Cap/com control CCTL1, 0164h | 27 rw-(0) 27 rw-(0) 27 rw-(0) 27 rw-(0) 27 rw-(0) OutMod22 rw-(0) OutMod12 rw-(0) | 26 rw-(0) 26 rw-(0) 26 rw-(0) 26 rw-(0) OutMod21 rw-(0) OutMod11 rw-(0) | 25 rw-(0) 25 rw-(0) 25 rw-(0) 25 rw-(0) OutMod20 rw-(0) OutMod10 rw-(0) | 24<br>rw-(0)<br>24<br>rw-(0)<br>24<br>rw-(0)<br>24<br>rw-(0)<br>CCIE2<br>rw-(0) | 23<br>rw-(0)<br>23<br>rw-(0)<br>23<br>rw-(0)<br>23<br>rw-(0) | 22<br>rw-(0)<br>22<br>rw-(0)<br>22<br>rw-(0)<br>22<br>rw-(0)<br>OUT2<br>rw-(0)<br>OUT1<br>rw-(0) | 21<br>rw-(0)<br>21<br>rw-(0)<br>21<br>rw-(0)<br>21<br>rw-(0)<br>COV2<br>rw-(0)<br>COV1<br>rw-(0) | 20<br>rw-(0)<br>20<br>rw-(0)<br>20<br>rw-(0)<br>20<br>rw-(0)<br>CCIFG2<br>rw-(0)<br>CCIFG1<br>rw-(0) | | 017Eh 017Ch 017Ah 0178h Cap/com register CCR2 0176h Cap/com register CCR1 0174h Cap/com register CCR0 0172h Timer_A register TAR 0170h 016Eh 016Ch 016Ah 0168h Cap/com control CCTL2, 0166h Cap/com control CCTL1, | 27 rw-(0) 27 rw-(0) 27 rw-(0) 27 rw-(0) 27 rw-(0) OutMod22 rw-(0) OutMod12 | 26 rw-(0) 26 rw-(0) 26 rw-(0) 26 rw-(0) OutMod21 rw-(0) OutMod11 | 25 rw-(0) 25 rw-(0) 25 rw-(0) 25 rw-(0) OutMod20 rw-(0) OutMod10 | 24<br>rw-(0)<br>24<br>rw-(0)<br>24<br>rw-(0)<br>24<br>rw-(0)<br>CCIE2<br>rw-(0) | 23<br>rw-(0)<br>23<br>rw-(0)<br>23<br>rw-(0)<br>23<br>rw-(0) | 22<br>rw-(0)<br>22<br>rw-(0)<br>22<br>rw-(0)<br>22<br>rw-(0)<br>OUT2<br>rw-(0)<br>OUT1 | 21<br>rw-(0)<br>21<br>rw-(0)<br>21<br>rw-(0)<br>21<br>rw-(0)<br>COV2<br>rw-(0) | 20<br>rw-(0)<br>20<br>rw-(0)<br>20<br>rw-(0)<br>20<br>rw-(0)<br>CCIFG2<br>rw-(0) | | 017Eh 017Ch 017Ah 0178h Cap/com register CCR2 0176h Cap/com register CCR1 0174h Cap/com register CCR0 0172h Timer_A register TAR 0170h 016Eh 016Ch 016Ah 0168h Cap/com control CCTL2, 0166h Cap/com control CCTL1, 0164h Cap/com control CCTL10, | 27 rw-(0) 27 rw-(0) 27 rw-(0) 27 rw-(0) 27 rw-(0) OutMod22 rw-(0) OutMod12 rw-(0) OutMod02 | 26 rw-(0) 26 rw-(0) 26 rw-(0) 26 rw-(0) OutMod21 rw-(0) OutMod11 rw-(0) OutMod011 | 25 rw-(0) 25 rw-(0) 25 rw-(0) 25 rw-(0) OutMod20 rw-(0) OutMod10 rw-(0) OutMod00 | 24 rw-(0) 24 rw-(0) 24 rw-(0) 24 rw-(0) CCIE2 rw-(0) CCIE1 rw-(0) CCIE0 | 23<br>rw-(0)<br>23<br>rw-(0)<br>23<br>rw-(0)<br>23<br>rw-(0) | 22<br>rw-(0)<br>22<br>rw-(0)<br>22<br>rw-(0)<br>22<br>rw-(0)<br>OUT2<br>rw-(0)<br>OUT1<br>rw-(0)<br>OUT0 | 21<br>rw-(0)<br>21<br>rw-(0)<br>21<br>rw-(0)<br>21<br>rw-(0)<br>COV2<br>rw-(0)<br>COV1<br>rw-(0) | 20<br>rw-(0)<br>20<br>rw-(0)<br>20<br>rw-(0)<br>20<br>rw-(0)<br>CCIFG2<br>rw-(0)<br>CCIFG1<br>rw-(0) | ### A.14 Timer\_A Registers, Word Access (Continued) | Bit # - | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------------------------------|---------|---------|---------|---------|---------|---------------|---------|---------| | Timer_A interrupt vector TAIV 12Eh | 0<br>r0 | Bit # - | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Timer_A interrupt vector<br>TAIV 12Eh | 0<br>r0 | 0<br>r0 | 0<br>r0 | 0<br>r0 | r-(0) | TAIV<br>r-(0) | r-(0) | 0<br>r0 | TAIV Vector, Timer\_A3 (three capture/compare blocks integrated) - O: No interrupt pending CCIFG1 flag set, interrupt flag of capture/compare block 1 CCIFG2 flag set, interrupt flag of capture/compare block 2 (CCIFG1=0) - 8: Reserved - 10: TAIFG flag set, interrupt flag of Timer\_A register/counter (CCIFG1=CCIFG2=CCIFG3=CCIFG4=0) # A.16 Timer\_B Registers, Word Access | Bit # - | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |----------------------------------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|--------------------------|--------------------------| | Cap/com register<br>TBCCR6 <sup>†</sup><br>019Eh | 2 <sup>15</sup> rw-(0) | 2 <sup>14</sup><br>rw-(0) | 2 <sup>13</sup><br>rw-(0) | 2 <sup>12</sup><br>rw-(0) | 2 <sup>11</sup><br>rw-(0) | 2 <sup>10</sup><br>rw-(0) | 2 <sup>9</sup><br>rw-(0) | 2 <sup>8</sup><br>rw-(0) | | Cap/com register<br>TBCCR5 <sup>†</sup><br>019Ch | 215<br>rw-(0) | 214<br>rw-(0) | 213<br>rw-(0) | 212<br>rw-(0) | 211<br>rw-(0) | 210<br>rw-(0) | 2 <sup>9</sup><br>rw-(0) | 28<br>rw-(0) | | Cap/com register<br>TBCCR4 <sup>†</sup><br>019Ah | 215<br>rw-(0) | 214<br>rw-(0) | 213<br>rw-(0) | 212<br>rw-(0) | 211<br>rw-(0) | 210<br>rw-(0) | 2 <sup>9</sup><br>rw-(0) | 28<br>rw-(0) | | Cap/com register<br>TBCCR3 <sup>†</sup><br>0198h | 215<br>rw-(0) | 214<br>rw-(0) | 213<br>rw-(0) | 212<br>rw-(0) | 211<br>rw-(0) | 210<br>rw-(0) | 2 <sup>9</sup><br>rw-(0) | 28<br>rw-(0) | | Cap/com register<br>TBCCR2<br>0196h | 215<br>rw-(0) | 214<br>rw-(0) | 213<br>rw-(0) | 212<br>rw-(0) | 211<br>rw-(0) | 210<br>rw-(0) | 2 <sup>9</sup><br>rw-(0) | 28<br>rw-(0) | | Cap/com register<br>TBCCR1<br>0194h | 215<br>rw-(0) | 214<br>rw-(0) | 213<br>rw-(0) | 212<br>rw-(0) | 211<br>rw-(0) | 210<br>rw-(0) | 2 <sup>9</sup><br>rw-(0) | 28<br>rw-(0) | | Cap/com register<br>TBCCR0<br>0192h | 215<br>rw-(0) | 214<br>rw-(0) | 213<br>rw-(0) | 212<br>rw-(0) | 211<br>rw-(0) | 210<br>rw-(0) | 2 <sup>9</sup><br>rw-(0) | 28<br>rw-(0) | | Timer_B register<br>TBR<br>0190h | 2 <sup>15</sup><br>rw-(0) | 214<br>rw-(0) | 213<br>rw-(0) | 212<br>rw-(0) | 2 <sup>11</sup><br>rw-(0) | 2 <sup>10</sup><br>rw-(0) | 2 <sup>9</sup><br>rw-(0) | 28<br>rw-(0) | | Cap/com control<br>TBCCTL6 <sup>†</sup> ,<br>018Eh | CM61<br>rw-(0) | CM60<br>rw-(0) | CCIS61<br>rw-(0) | CCIS60<br>rw-(0) | SCS6<br>rw-(0) | CLLD6.1<br>rw-(0) | CLLD6.0<br>rw–(0) | CAP6<br>rw-(0) | | Cap/com control<br>TBCCTL5 <sup>†</sup> ,<br>018Ch | CM51<br>rw-(0) | CM50<br>rw-(0) | CCIS51<br>rw-(0) | CCIS50<br>rw-(0) | SCS5<br>rw-(0) | CLLD5.1<br>rw-(0) | CLLD5.0<br>rw-(0) | CAP5<br>rw-(0) | | Cap/com control<br>TBCCTL4 <sup>†</sup> ,<br>018Ah | CM41<br>rw-(0) | CM40<br>rw-(0) | CCIS41<br>rw-(0) | CCIS40<br>rw-(0) | SCS4<br>rw-(0) | CCLD4.1<br>rw-(0) | CCLD4.0<br>r0 | CAP4<br>rw-(0) | | Cap/com control TBCCTL3 <sup>†</sup> , 0188h | CM31<br>rw-(0) | CM30<br>rw-(0) | CCIS31<br>rw-(0) | CCIS30<br>rw-(0) | SCS3<br>rw-(0) | CCLD3.1<br>rw-(0) | CCLD3.0<br>r0 | CAP3<br>rw-(0) | | Cap/com control<br>TBCCTL2, 0186h | CM21<br>rw-(0) | CM20<br>rw-(0) | CCIS21<br>rw-(0) | CCIS20<br>rw-(0) | SCS2<br>rw-(0) | CCLD2.1<br>rw-(0) | CCLD2.0<br>r0 | CAP2<br>rw-(0) | | Cap/com control<br>TBCCTL1, 0184h | CM11<br>rw-(0) | CM10<br>rw-(0) | CCIS11<br>rw-(0) | CCIS10<br>rw-(0) | SCS1<br>rw-(0) | CCLD1.1<br>rw-(0) | CCLD1.0<br>r0 | CAP1<br>rw-(0) | | Cap/com control<br>TBCCTL0, 0182h | CM01<br>rw-(0) | CM00<br>rw-(0) | CCIS01<br>rw-(0) | CCIS00<br>rw-(0) | SCS0<br>rw-(0) | CCLD0.1<br>rw-(0) | CCLD0.0<br>r0 | CAP0<br>rw-(0) | | Timer_B control<br>TBCTL, 0180h | Unused<br>rw-(0) | TBCLGRP<br>1<br>rw-(0) | TBCLGRP<br>0<br>rw-(0) | TBCNTL1<br>rw-(0) | TBCNTL0<br>rw-(0) | Unused<br>rw-(0) | TBSSEL1<br>rw-(0) | TBSSEL0<br>rw-(0) | <sup>†</sup>Registers are reserved on devices with Timer\_B3. # A.15 Timer\_B Registers, Word Access (Continued) | Bit # - | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------------------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------| | Cap/com register<br>TBCCR6 <sup>†</sup><br>019Eh | 2 <sup>7</sup><br>rw-(0) | 2 <sup>6</sup><br>rw-(0) | 2 <sup>5</sup><br>rw-(0) | 2 <sup>4</sup><br>rw-(0) | 2 <sup>3</sup><br>rw-(0) | 2 <sup>2</sup><br>rw-(0) | 2 <sup>1</sup><br>rw-(0) | 2 <sup>0</sup><br>rw-(0) | | Cap/com register<br>TBCCR5 <sup>†</sup><br>019Ch | 2 <sup>7</sup><br>rw-(0) | 2 <sup>6</sup><br>rw-(0) | 2 <sup>5</sup><br>rw-(0) | 2 <sup>4</sup><br>rw-(0) | 2 <sup>3</sup><br>rw-(0) | 2 <sup>2</sup><br>rw-(0) | 2 <sup>1</sup><br>rw-(0) | 2 <sup>0</sup><br>rw-(0) | | Cap/com register<br>TBCCR4 <sup>†</sup><br>019Ah | 2 <sup>7</sup><br>rw-(0) | 2 <sup>6</sup><br>rw-(0) | 2 <sup>5</sup><br>rw-(0) | 2 <sup>4</sup><br>rw-(0) | 2 <sup>3</sup><br>rw-(0) | 2 <sup>2</sup><br>rw-(0) | 2 <sup>1</sup><br>rw-(0) | 2 <sup>0</sup><br>rw-(0) | | Cap/com register<br>TBCCR3 <sup>†</sup><br>0198h | 2 <sup>7</sup><br>rw-(0) | 2 <sup>6</sup><br>rw-(0) | 2 <sup>5</sup><br>rw-(0) | 2 <sup>4</sup><br>rw-(0) | 2 <sup>3</sup><br>rw-(0) | 2 <sup>2</sup><br>rw-(0) | 2 <sup>1</sup><br>rw-(0) | 2 <sup>0</sup><br>rw-(0) | | Cap/com register TBCCR2 | 2 <sup>7</sup> | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2 <sup>0</sup> | | 0196h | rw-(0) | Cap/com register TBCCR1 | 2 <sup>7</sup> | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2 <sup>0</sup> | | 0194h | rw-(0) | Cap/com register TBCCR0 | 2 <sup>7</sup> | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2 <sup>0</sup> | | 0192h | rw-(0) | Timer_B register TBR | 2 <sup>7</sup> | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2 <sup>0</sup> | | 0190h | rw-(0) | Cap/com control | OutMod62 | OutMod61 | OutMod60 | CCIE6 | CCI6 | OUT6 | COV6 | CCIFG6 | | TBCCTL6 <sup>†</sup> , 018Eh | rw-(0) | rw-(0) | rw-(0) | rw-(0) | r | rw-(0) | rw-(0) | rw-(0) | | Cap/com control TBCCTL5 <sup>†</sup> , 018Ch | OutMod52 | OutMod51 | OutMod50 | CCIE5 | CCI5 | OUT5 | COV5 | CCIFG5 | | | rw-(0) | rw-(0) | rw-(0) | rw-(0) | r | rw-(0) | rw-(0) | rw-(0) | | Cap/com control | OutMod42 | OutMod41 | OutMod40 | CCIE4 | CCI4 | OUT4 | COV4 | CCIFG4 | | TBCCTL4 <sup>†</sup> , 018Ah | rw-(0) | rw-(0) | rw-(0) | rw-(0) | r | rw-(0) | rw-(0) | rw-(0) | | Cap/com control TBCCTL3 <sup>†</sup> , 0188h | OutMod32 | OutMod31 | OutMod30 | CCIE3 | CCI3 | OUT3 | COV3 | CCIFG3 | | | rw-(0) | rw-(0) | rw-(0) | rw-(0) | r | rw-(0) | rw-(0) | rw-(0) | | Cap/com control | OutMod22 | OutMod21 | OutMod20 | CCIE2 | CCI2 | OUT2 | COV2 | CCIFG2 | | TBCCTL2, 0186h | rw-(0) | rw-(0) | rw-(0) | rw-(0) | r | rw-(0) | rw-(0) | rw-(0) | | Cap/com control TBCCTL1, 0184h | OutMod12 | OutMod11 | OutMod10 | CCIE1 | CCI1 | OUT1 | COV1 | CCIFG1 | | | rw-(0) | rw-(0) | rw-(0) | rw-(0) | r | rw-(0) | rw-(0) | rw-(0) | | Cap/com control | OutMod02 | OutMod01 | OutMod00 | CCIE0 | CCI0 | OUT0 | COV0 | CCIFG0 | | TBCCTL0, 0182h | rw-(0) | rw-(0) | rw-(0) | rw-(0) | r | rw-(0) | rw-(0) | rw-(0) | | Timer_B control TBCTL 0180h | TBID1 | TBID0 | TBMC1 | TBMC0 | Unused | TBCLR | TBIE | TBIFG | | | rw-(0) $<sup>\</sup>ensuremath{^{\dagger}}$ Registers are reserved on devices with Timer\_B3. ### A.15 Timer\_B Registers, Word Access (Continued) | Bit # - | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------------------------------|---------|---------|---------|---------|---------|---------------|---------|---------| | Timer_B interrupt vector TBIV 11Eh | 0<br>r0 | Bit # – | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Timer_B interrupt vector<br>TBIV 11Eh | 0<br>r0 | 0<br>r0 | 0<br>r0 | 0<br>r0 | r-(0) | TBIV<br>r-(0) | r-(0) | 0<br>r0 | TBIV Vector, Timer\_B7 (seven capture/compare blocks integrated) - 0: No interrupt pending - 2: CCIFG1 flag set, interrupt flag of capture/compare block 1 - 4: CCIFG2 flag set, interrupt flag of capture/compare block 2 (CCIFG1=0) - 6: CCIFG3 flag set, interrupt flag of capture/compare block 3 (CCIFG1=CCIFG2=0) - 8: CCIFG4 flag set, interrupt flag of capture/compare block 4 (CCIFG1=CCIFG2=CCIFG3=0) 10: CCIFG5 flag set, interrupt flag of capture/compare block 5 (CCIFG1=CCIFG2=CCIFG3=CCIFG4=0) - 12: CCIFG6 flag set, interrupt flag of capture/compare block 6 (CCIFG1=CCIFG3=CCIFG3=CCIFG5=0) - 14: TBIFG flag set, interrupt flag of Timer\_B register/counter (CCIFG1=CCIFG2=CCIFG3=CCIFG4=CCIFG5=CCIFG6=0) TBIV Vector, Timer\_B3 (three capture/compare blocks integrated) - 0: No interrupt pending - 2: CCIFG1 flag set, interrupt flag of capture/compare block 1 - 4: CCIFG2 flag set, interrupt flag of capture/compare block 2 (CCIFG1=0) - 6: Reserved - 8: Reserved - 10: Reserved - 12: Reserved - 14: TBIFG flag set, interrupt flag of Timer\_B register/counter (CCIFG1=CCIFG2=0) # **Appendix B** # **Instruction Set Description** The MSP430 core CPU architecture evolved from a reduced instruction set with highly-transparent instruction formats. Using these formats, core instructions are implemented into the hardware. Emulated instructions are also supported by the assembler. Emulated instructions use the core instructions with the built-in constant generators CG1 and CG2 and/or the program counter (PC). The core and emulated instructions are described in detail in this section. The emulated instruction mnemonics are listed with examples. Program memory words used by an instruction vary from one to three words, depending on the combination of addressing modes. | Topi | C | | Page | |------|-----------------------------|----|------| | B.1 | Instruction Set Overview | | B-2 | | B.2 | Instruction Set Description | on | B-8 | ### **B.1 Instruction Set Overview** The following list gives an overview of the instruction set. | | | | | Sta | tus | В | its | |---|-----------------|-----------|--------------------------------|-----|-----|---|-----| | | | | | V | N | Z | С | | * | ADC[.W];ADC.B | dst | dst + C -> dst | * | * | * | * | | | ADD[.W];ADD.B | src,dst | src + dst -> dst | * | * | * | * | | | ADDC[.W];ADDC.B | src,dst | src + dst + C -> dst | * | * | * | * | | | AND[.W];AND.B | src,dst | src .and. dst -> dst | 0 | * | * | * | | | BIC[.W];BIC.B | src,dst | .not.src .and. dst -> dst | _ | _ | _ | _ | | | BIS[.W];BIS.B | src,dst | src .or. dst -> dst | _ | _ | _ | _ | | | BIT[.W];BIT.B | src,dst | src .and. dst | 0 | * | * | * | | * | BR | dst | Branch to | _ | _ | _ | _ | | | CALL | dst | PC+2 -> stack, dst -> PC | _ | _ | _ | _ | | * | CLR[.W];CLR.B | dst | Clear destination | _ | _ | _ | _ | | * | CLRC | Clear car | rry bit | _ | _ | _ | 0 | | * | CLRN | Clear ne | gative bit | _ | 0 | _ | _ | | * | CLRZ | Clear ze | ro bit | _ | _ | 0 | _ | | | CMP[.W];CMP.B | src,dst | dst - src | * | * | * | * | | * | DADC[.W];DADC.B | dst | dst + C -> dst (decimal) | * | * | * | * | | | DADD[.W];DADD.B | src,dst | src + dst + C -> dst (decimal) | * | * | * | * | | * | DEC[.W];DEC.B | dst | dst - 1 -> dst | * | * | * | * | | * | DECD[.W];DECD.B | dst | dst - 2 -> dst | * | * | * | * | | * | DINT | Disable i | nterrupt | _ | _ | _ | _ | | * | EINT | Enable ir | nterrupt | _ | _ | _ | _ | | * | INC[.W];INC.B | dst | Increment destination, | | | | | | | | | dst +1 -> dst | * | * | * | * | | * | INCD[.W];INCD.B | dst | Double-Increment destination, | | | | | | | | | dst+2->dst | * | * | * | * | | * | INV[.W];INV.B | dst | Invert destination | * | * | * | * | | | JC/JHS | Label | Jump to Label if | | | | | | | | | Carry-bit is set | _ | _ | _ | _ | | | JEQ/JZ | Label | Jump to Label if | | | | | | | | | Zero-bit is set | _ | _ | _ | _ | | | JGE | Label | Jump to Label if | | | | | | | | | (N . XOR. V) = 0 | _ | _ | - | - | | | JL | Label | Jump to Label if | | | | | | | | | (N . XOR. V) = 1 | - | _ | _ | - | | | JMP | Label | Jump to Label unconditionally | - | _ | - | - | | | JN | Label | Jump to Label if | | | | | | | | | Negative-bit is set | _ | - | - | - | | | JNC/JLO | Label | Jump to Label if | | | | | | | | | Carry-bit is reset | - | - | _ | - | | | JNE/JNZ | Label | Jump to Label if | | | | | | | | | Zero-bit is reset | _ | - | - | - | #### **Status Bits** | | | | | ٧ | Ν | Ζ | С | |---|-----------------|---------|-------------------------------------------------|---|---|---|---| | | MOV[.W];MOV.B | src,dst | src -> dst | _ | _ | _ | _ | | * | NOP | | No operation | _ | _ | _ | _ | | * | POP[.W];POP.B | dst | Item from stack, SP+2 $\rightarrow$ SP | _ | _ | _ | _ | | | PUSH[.W];PUSH.B | src | $SP - 2 \rightarrow SP$ , $src \rightarrow @SP$ | _ | _ | _ | _ | | | RETI | | Return from interrupt | * | * | * | * | | | | | $TOS \rightarrow SR, SP + 2 \rightarrow SP$ | | | | | | | | | $TOS \to PC, SP + 2 \to SZP$ | | | | | | * | RET | | Return from subroutine | _ | _ | _ | _ | | | | | $TOS \rightarrow PC$ , $SP + 2 \rightarrow SP$ | | | | | | * | RLA[.W];RLA.B | dst | Rotate left arithmetically | * | * | * | * | | * | RLC[.W];RLC.B | dst | Rotate left through carry | * | * | * | * | | | RRA[.W];RRA.B | dst | $MSB \to MSB \toLSB \to C$ | 0 | * | * | * | | | RRC[.W];RRC.B | dst | $C \to MSB \to LSB \to C$ | * | * | * | * | | * | SBC[.W];SBC.B | dst | Subtract carry from destination | * | * | * | * | | * | SETC | | Set carry bit | _ | _ | _ | 1 | | * | SETN | | Set negative bit | _ | 1 | _ | _ | | * | SETZ | | Set zero bit | _ | _ | 1 | _ | | | SUB[.W];SUB.B | src,dst | $dst + .not.src + 1 \rightarrow dst$ | * | * | * | * | | | SUBC[.W];SUBC.B | src,dst | $dst + .not.src + C \rightarrow dst$ | * | * | * | * | | | SWPB | dst | swap bytes | _ | _ | _ | _ | | | SXT | dst | Bit7 → Bit8 Bit15 | 0 | * | * | * | | * | TST[.W];TST.B | dst | Test destination | 0 | * | * | 1 | | | XOR[.W];XOR.B | src,dst | $\text{src .xor. dst} \to \text{dst}$ | * | * | * | * | #### Note: Asterisked Instructions Asterisked (\*) instructions are emulated. They are replaced with core instructions by the assembler. #### **B.1.1 Instruction Formats** The following sections describe the instruction formats. #### **B.1.1.1** Double-Operand Instructions (Core Instructions) The instruction format using double operands, as shown in Figure B–1, consists of four main fields to form a 16-bit code: - operational code field, four bits [op-code] - source field, six bits [source register + As] - □ byte operation identifier, one bit [BW] - destination field, five bits [dest. register + Ad] The source field is composed of two addressing bits and a four-bit register number (0....15). The destination field is composed of one addressing bit and a four-bit register number (0....15). The byte identifier B/W indicates whether the instruction is executed as a byte (B/W = 1) or as a word instruction (B/W = 0). Figure B-1. Double-Operand Instructions #### **Status Bits** | | | | | V | Ν | Ζ | С | |-----------|--------|---------|----------------------------|---|---|---|---| | ADD[.W]; | ADD.B | src,dst | src + dst -> dst | * | * | * | * | | ADDC[.W]; | ADDC.B | src,dst | src + dst + C -> dst | * | * | * | * | | AND[.W]; | AND.B | src,dst | src .and. dst -> dst | 0 | * | * | * | | BIC[.W]; | BIC.B | src,dst | .not.src .and. dst -> dst | _ | _ | _ | _ | | BIS[.W]; | BIS.B | src,dst | src .or. dst -> dst | _ | _ | _ | _ | | BIT[.W]; | BIT.B | src,dst | src .and. dst | 0 | * | * | * | | CMP[.W]; | CMP.B | src,dst | dst - src | * | * | * | * | | DADD[.W]; | DADD.B | src,dst | src + dst + C -> dst (dec) | * | * | * | * | | MOV[.W]; | MOV.B | src,dst | src -> dst | _ | _ | _ | _ | | SUB[.W]; | SUB.B | src,dst | dst + .not.src + 1 -> dst | * | * | * | * | | SUBC[.W]; | SUBC.B | src,dst | dst + .not.src + C -> dst | * | * | * | * | | XOR[.W]; | XOR.B | src,dst | src .xor. dst -> dst | * | * | * | * | | | | | | | | | | #### Note: Operations Using the Status Register (SR) for Destination All operations using Status Register SR for destination overwrite the SR contents with the operation result; as described in that operation, the status bits are not affected. Example: ADD #3,SR ; Operation: (SR) + 3 -> SR #### **B.1.1.2** Single Operand Instructions (Core Instructions) The instruction format using a single operand, as shown in Figure B–2, consists of two main fields to form a 16-bit code: - operational code field, nine bits with four MSBs equal to 1h - □ byte operation identifier, one bit [B/W] - destination field, six bits [destination register + Ad] The destination field is composed of two addressing bits and the four-bit register number (0....15). The destination field bit position is the same as that of the two operand instructions. The byte identifier (B/W) indicates whether the instruction is executed as a byte (B/W = 1) or as a word (B/W = 0). Figure B–2. Single-Operand Instructions #### **Status Bits** | | | | | V | Ν | Z | C | |-----------|--------|-----|-------------------------------------------------|---|---|---|---| | RRA[.W]; | RRA.B | dst | $MSB \to MSB \ LSB \to C$ | 0 | * | * | * | | RRC[.W]; | RRC.B | dst | $C \to MSB \LSB \to C$ | * | * | * | * | | PUSH[.W]; | PUSH.B | dst | $SP - 2 \rightarrow SP$ , $src \rightarrow @SP$ | _ | _ | _ | - | | SWPB | | dst | swap bytes | _ | _ | _ | - | | CALL | | dst | $PC\rightarrow 2 + @SP, dst \rightarrow PC$ | _ | _ | _ | _ | | RETI | | dst | $TOS \to SR, SP + 2 \to SP$ | * | * | * | * | | | | | $TOS \rightarrow PC$ , $SP + 2 \rightarrow SP$ | | | | | | SXT | | dst | Bit $7 \rightarrow Bit 8 \dots Bit 15$ | 0 | * | * | * | #### **B.1.2 Conditional and Unconditional Jumps (Core Instructions)** The instruction format for conditional and unconditional jumps, as shown in Figure B–3, consists of two main fields to form a 16-bit code: - operational code (op-code) field, six bits - iump offset field, ten bits The operational-code field is composed of the op-code (three bits), and three bits according to the following conditions. Figure B-3. Conditional and Unconditional Jump Instructions Conditional jumps jump to addresses in the range of -511 to +512 words relative to the current address. The assembler computes the signed offsets and inserts them into the op-code. | JC/JHS | Label | Jump to label if carry bit is set | |---------|-------|--------------------------------------| | JEQ/JZ | Label | Jump to label if zero bit is set | | JGE | Label | Jump to label if $(N.XOR. V) = 0$ | | JL | Label | Jump to label if $(N.XOR. V) = 1$ | | JMP | Label | Jump to label unconditionally | | JN | Label | Jump to label if negative bit is set | | JNC/JLO | Label | Jump to label if carry bit is reset | | JNE/JNZ | Label | Jump to label if zero bit is reset | ### Note: Conditional and Unconditional Jumps Conditional and unconditional jumps do not affect the status bits. A jump that is taken alters the PC with the offset: $$PCnew = PCold + 2 + 2*offset$$ A jump that is not taken continues the program with the ascending instruction. #### **B.1.3** Emulated Instructions The following instructions can be emulated with the reduced instruction set without additional code words. The assembler accepts the emulated instruction mnemonic, and inserts the applicable core instruction op-code. The following list describes the emulated instruction short form. | Mnemonic | | Description | | Status Bits<br>V N Z C | | Emulation | | | |---------------|-----------|----------------------------------|---|------------------------|---|-----------|----------|-----------------| | Arithmetical | instruct | ions | ٠ | • | _ | Ū | | | | ADC[.W] | dst | Add carry to destination | * | * | * | * | ADDC | #0,dst | | ADC.B | dst | Add carry to destination | * | * | * | * | ADDC.E | • | | | | - | * | * | * | * | DADD.L | | | DADC[.W] | dst | Add carry decimal to destination | * | * | * | * | | #0,dst | | DADC.B | dst | Add carry decimal to destination | | * | * | * | DADD.E | • | | DEC[.W] | dst | Decrement destination | * | * | * | * | SUB | #1,dst | | DEC.B | dst | Decrement destination | * | | | * | SUB.B | #1,dst | | DECD[.W] | dst | Double-decrement destination | * | * | * | * | SUB | #2,dst | | DECD.B | dst | Double-decrement destination | * | * | * | * | SUB.B | #2,dst | | INC[.W] | dst | Increment destination | * | * | * | * | ADD | #1,dst | | INC.B | dst | Increment destination | * | * | * | * | ADD.B | #1,dst | | INCD[.W] | dst | Increment destination | * | * | * | * | ADD | #2,dst | | INCD.B | dst | Increment destination | * | * | * | * | ADD.B | #2,dst | | SBC[.W] | dst | Subtract carry from destination | * | * | * | * | SUBC | #0,dst | | SBC.B | dst | Subtract carry from destination | * | * | * | * | SUBC.B | • | | Logical instr | uctions | | | | | | | | | INV[.W] | dst | Invert destination | * | * | * | * | XOR | #0FFFFh,dst | | INV.B | dst | Invert destination | * | * | * | * | XOR.B | #0FFFFh,dst | | RLA[.W] | dst | Rotate left arithmetically | * | * | * | * | ADD | dst,dst | | RLA.B | dst | Rotate left arithmetically | * | * | * | * | ADD.B | dst,dst | | RLC[.W] | dst | Rotate left through carry | * | * | * | * | ADD.B | dst,dst | | RLC[.W] | dst | • | * | * | * | * | ADDC.E | • | | KLC.D | usı | Rotate left through carry | | | | | ADDC.E | dst,dst | | Data instruc | tions (co | ommon use) | | | | | | | | CLR[.W] | | Clear destination | _ | _ | _ | - | MOV | #0,dst | | CLR.B | | Clear destination | _ | _ | _ | _ | MOV.B | #0,dst | | CLRC | | Clear carry bit | _ | _ | _ | 0 | BIC | #1,SR | | CLRN | | Clear negative bit | _ | 0 | _ | _ | BIC | #4,SR | | CLRZ | | Clear zero bit | _ | _ | 0 | _ | BIC | #2,SR | | POP | dst | Item from stack | _ | _ | _ | _ | MOV | @SP+,dst | | SETC | | Set carry bit | _ | _ | _ | 1 | BIS | #1,SR | | SETN | | Set negative bit | _ | 1 | _ | _ | BIS | #4,SR | | SETZ | | Set zero bit | _ | _ | 1 | _ | BIS | #2,SR | | TST[.W] | dst | Test destination | 0 | * | * | 1 | CMP | #0,dst | | TST.B | dst | Test destination | 0 | * | * | 1 | CMP.B | #0,dst | | 101.5 | ust | rest destination | U | | | • | OIVII .B | #0, <b>u</b> 3t | | Program flo | w instru | ctions | | | | | | | | BR | dst | Branch to | _ | _ | _ | - | MOV | dst,PC | | DINT | | Disable interrupt | _ | _ | _ | _ | BIC | #8,SR | | EINT | | Enable interrupt | _ | _ | _ | _ | BIS | #8,SR | | NOP | | No operation | _ | _ | _ | _ | MOV | #0h,#0h | | RET | | Return from subroutine | _ | _ | _ | _ | MOV | @SP+,PC | | | | | | | | | | | ### **B.2 Instruction Set Description** This section catalogues and describes all core and emulated instructions in alphabetical order. Some examples serve as explanations and others as application hints. The suffix .W or no suffix in the instruction mnemonic results in a word operation. The suffix .B at the instruction mnemonic results in a byte operation. ADC[.W] Add carry to destination ADC.B Add carry to destination Syntax ADC dst or ADC.W dst ADC.B dst **Operation** $dst + C \rightarrow dst$ Emulation ADDC #0,dst ADDC.B #0,dst **Description** The carry bit (C) is added to the destination operand. The previous contents of the destination are lost. Status Bits N: Set if result is negative, reset if positive Z: Set if result is zero, reset otherwise C: Set if dst was incremented from 0FFFh to 0000, reset otherwise Set if dst was incremented from 0FFh to 00, reset otherwise V: Set if an arithmetic overflow occurs, otherwise reset Mode Bits OscOff, CPUOff, and GIE are not affected. **Example** The 16-bit counter pointed to by R13 is added to a 32-bit counter pointed to by R12. ADD @R13,0(R12) ; Add LSDs ADC 2(R12); Add carry to MSD **Example** The 8-bit counter pointed to by R13 is added to a 16-bit counter pointed to by R12. ADD.B @R13,0(R12) ; Add LSDs ADC.B 1(R12); Add carry to MSD ADD[.W] Add source to destination ADD.B Add source to destination Syntax ADD src,dst or ADD.W src,dst ADD.B src,dst **Operation** src + dst -> dst **Description** The source operand is added to the destination operand. The source operand is not affected. The previous contents of the destination are lost. Status Bits N: Set if result is negative, reset if positive Z: Set if result is zero, reset otherwise C: Set if there is a carry from the result, cleared if notV: Set if an arithmetic overflow occurs, otherwise reset Mode Bits OscOff, CPUOff, and GIE are not affected. **Example** R5 is increased by 10. The jump to TONI is performed on a carry. ADD #10,R5 JC TONI ; Carry occurred ; No carry **Example** R5 is increased by 10. The jump to TONI is performed on a carry. ADD.B #10,R5 ; Add 10 to Lowbyte of R5 JC TONI ; Carry occurred, if (R5) ≥ 246 [0Ah+0F6h] .....; No carry ADDC[.W] Add source and carry to destination ADDC.B Add source and carry to destination **ADDC Syntax** src,dst ADDC.W src,dst or > ADDC.B src,dst Operation src + dst + C -> dst **Description** The source operand and the carry bit (C) are added to the destination operand. The source operand is not affected. The previous contents of the destination are lost. **Status Bits** N: Set if result is negative, reset if positive Z: Set if result is zero, reset otherwise C: Set if there is a carry from the MSB of the result, reset otherwise V: Set if an arithmetic overflow occurs, otherwise reset **Mode Bits** OscOff, CPUOff, and GIE are not affected. **Example** The 32-bit counter pointed to by R13 is added to a 32-bit counter, eleven words (20/2 + 2/2) above the pointer in R13. @R13+,20(R13); ADD LSDs with no carry in ADD @R13+,20(R13); ADD MSDs with carry **ADDC** ; resulting from the LSDs **Example** The 24-bit counter pointed to by R13 is added to a 24-bit counter, eleven words above the pointer in R13. ADD.B @R13+,10(R13); ADD LSDs with no carry in ADDC.B @R13+,10(R13) ; ADD medium Bits with carry ADDC.B @R13+,10(R13); ADD MSDs with carry ; resulting from the LSDs ... AND[.W] Source AND destination AND.B Source AND destination Syntax AND src,dst or AND.W src,dst AND.B src,dst **Operation** src .AND. dst -> dst **Description** The source operand and the destination operand are logically ANDed. The result is placed into the destination. Status Bits N: Set if result MSB is set, reset if not set Z: Set if result is zero, reset otherwise C: Set if result is not zero, reset otherwise ( = .NOT. Zero) V: Reset Mode Bits OscOff, CPUOff, and GIE are not affected. **Example** The bits set in R5 are used as a mask (#0AA55h) for the word addressed by TOM. If the result is zero, a branch is taken to label TONI. MOV #0AA55h,R5 ; Load mask into register R5 AND R5,TOM ; mask word addressed by TOM with R5 JZ TONI ; .....; Result is not zero ; or ; AND #0AA55h,TOM JZ TONI **Example** The bits of mask #0A5h are logically ANDed with the low byte TOM. If the result is zero, a branch is taken to label TONI. AND.B #0A5h,TOM ; mask Lowbyte TOM with R5 JZ TONI .....; Result is not zero BIC[.W] Clear bits in destination BIC.B Clear bits in destination Syntax BIC src,dst or BIC.W src,dst BIC.B src,dst **Operation** .NOT.src .AND. dst -> dst **Description** The inverted source operand and the destination operand are logically ANDed. The result is placed into the destination. The source operand is not affected. Status Bits N: Not affected Z: Not affectedC: Not affectedV: Not affected Mode Bits OscOff, CPUOff, and GIE are not affected. **Example** The six MSBs of the RAM word LEO are cleared. BIC #0FC00h,LEO ; Clear 6 MSBs in MEM(LEO) **Example** The five MSBs of the RAM byte LEO are cleared. BIC.B #0F8h,LEO ; Clear 5 MSBs in Ram location LEO BIS[.W] Set bits in destination BIS.B Set bits in destination Syntax BIS src,dst or BIS.W src,dst BIS.B src,dst **Operation** src .OR. dst -> dst **Description** The source operand and the destination operand are logically ORed. The result is placed into the destination. The source operand is not affected. Status Bits N: Not affected Z: Not affectedC: Not affectedV: Not affected Mode Bits OscOff, CPUOff, and GIE are not affected. **Example** The six LSBs of the RAM word TOM are set. BIS #003Fh,TOM; set the six LSBs in RAM location TOM **Example** The three MSBs of RAM byte TOM are set. BIS.B #0E0h,TOM ; set the 3 MSBs in RAM location TOM BIT[.W] Test bits in destination BIT.B Test bits in destination Syntax BIT src,dst or BIT.W src,dst **Operation** src .AND. dst **Description** The source and destination operands are logically ANDed. The result affects only the status bits. The source and destination operands are not affected. Status Bits N: Set if MSB of result is set, reset otherwise Z: Set if result is zero, reset otherwise C: Set if result is not zero, reset otherwise (.NOT. Zero) V: Reset Mode Bits OscOff, CPUOff, and GIE are not affected. **Example** If bit 9 of R8 is set, a branch is taken to label TOM. BIT #0200h,R8 ; bit 9 of R8 set? JNZ TOM ; Yes, branch to TOM .. ; No, proceed **Example** If bit 3 of R8 is set, a branch is taken to label TOM. BIT.B #8,R8 JC TOM **Example** A serial communication receive bit (RCV) is tested. Because the carry bit is equal to the state of the tested bit while using the BIT instruction to test a single bit, the carry bit is used by the subsequent instruction; the read information is shifted into register RECBUF. ; Serial communication with LSB is shifted first: ; XXXX XXXX XXXX XXXX BIT.B #RCV,RCCTL ; Bit info into carry RRC RECBUF ; Carry -> MSB of RECBUF ; CXXX XXXX .....; repeat previous two instructions ..... ; 8 times ; cccc cccc ; ^ ^ ; MSB LSB ; Serial communication with MSB is shifted first: BIT.B #RCV,RCCTL ; Bit info into carry RLC.B RECBUF ; Carry -> LSB of RECBUF ; XXXX XXXC .....; repeat previous two instructions .....; 8 times ; cccc cccc ; | LSB ; MSB \* BR, BRANCH Branch to ...... destination **Syntax** BR dst **Operation** dst -> PC **Emulation** MOV dst,PC **Description** An unconditional branch is taken to an address anywhere in the 64K address space. All source addressing modes can be used. The branch instruction is a word instruction. **Status Bits** Status bits are not affected. **Example** Examples for all addressing modes are given. BR #EXEC ;Branch to label EXEC or direct branch (e.g. #0A4h) ; Core instruction MOV @PC+,PC BR EXEC ; Branch to the address contained in EXEC ; Core instruction MOV X(PC),PC ; Indirect address BR &EXEC ; Branch to the address contained in absolute ; address EXEC ; Core instruction MOV X(0),PC : Indirect address BR R5; Branch to the address contained in R5 ; Core instruction MOV R5,PC ; Indirect R5 BR @R5 ; Branch to the address contained in the word ; pointed to by R5. ; Core instruction MOV @R5,PC ; Indirect, indirect R5 BR @R5+ ; Branch to the address contained in the word pointed ; to by R5 and increment pointer in R5 afterwards. ; The next time—S/W flow uses R5 pointer—it can ; alter program execution due to access to ; next address in a table pointed to by R5 ; Core instruction MOV @R5,PC ; Indirect, indirect R5 with autoincrement BR X(R5); Branch to the address contained in the address ; pointed to by R5 + X (e.g. table with address ; starting at X). X can be an address or a label ; Core instruction MOV X(R5),PC ; Indirect, indirect R5 + X CALL Subroutine Syntax CALL dst **Operation** dst -> tmp dst is evaluated and stored $SP-2 \longrightarrow SP$ PC -> @SP PC updated to TOS tmp -> PC dst saved to PC **Description** A subroutine call is made to an address anywhere in the 64K address space. All addressing modes can be used. The return address (the address of the following instruction) is stored on the stack. The call instruction is a word instruction. Status Bits Status bits are not affected. **Example** Examples for all addressing modes are given. CALL #EXEC; Call on label EXEC or immediate address (e.g. #0A4h) ; SP-2 $\rightarrow$ SP, PC+2 $\rightarrow$ @SP, @PC+ $\rightarrow$ PC CALL EXEC ; Call on the address contained in EXEC ; SP-2 $\rightarrow$ SP, PC+2 $\rightarrow$ @SP, X(PC) $\rightarrow$ PC ; Indirect address CALL &EXEC ; Call on the address contained in absolute address : EXEC ; SP-2 $\rightarrow$ SP, PC+2 $\rightarrow$ @SP, X(PC) $\rightarrow$ PC ; Indirect address CALL R5 ; Call on the address contained in R5 ; SP-2 $\rightarrow$ SP, PC+2 $\rightarrow$ @SP, R5 $\rightarrow$ PC : Indirect R5 CALL @R5 : Call on the address contained in the word ; pointed to by R5 ; SP-2 $\rightarrow$ SP, PC+2 $\rightarrow$ @SP, @R5 $\rightarrow$ PC ; Indirect, indirect R5 CALL @R5+ ; Call on the address contained in the word ; pointed to by R5 and increment pointer in R5. ; The next time—S/W flow uses R5 pointer— ; it can alter the program execution due to ; access to next address in a table pointed to by R5 ; SP-2 $\rightarrow$ SP, PC+2 $\rightarrow$ @SP, @R5 $\rightarrow$ PC ; Indirect, indirect R5 with autoincrement CALL X(R5); Call on the address contained in the address pointed ; to by R5 + X (e.g. table with address starting at X) ; X can be an address or a label ; SP-2 $\rightarrow$ SP, PC+2 $\rightarrow$ @SP, X(R5) $\rightarrow$ PC ; Indirect indirect R5 + X \* CLR[.W] Clear destination \* CLR.B Clear destination Syntax CLR dst or CLR.W dst CLR.B dst **Operation** $0 \rightarrow dst$ **Emulation** MOV #0,dst MOV.B #0,dst **Description** The destination operand is cleared. **Status Bits** Status bits are not affected. **Example** RAM word TONI is cleared. CLR TONI ; 0 -> TONI **Example** Register R5 is cleared. CLR R5 **Example** RAM byte TONI is cleared. CLR.B TONI ; 0 -> TONI \* CLRC Clear carry bit Syntax CLRC **Operation** $0 \rightarrow C$ Emulation BIC #1,SR **Description** The carry bit (C) is cleared. The clear carry instruction is a word instruction. Status Bits N: Not affected Z: Not affectedC: ClearedV: Not affected Mode Bits OscOff, CPUOff, and GIE are not affected. **Example** The 16-bit decimal counter pointed to by R13 is added to a 32-bit counter pointed to by R12. CLRC ; C=0: defines start DADD @R13,0(R12); add 16-bit counter to low word of 32-bit counter DADC 2(R12); add carry to high word of 32-bit counter \* CLRN Clear negative bit **Syntax** CLRN Operation $0 \rightarrow N$ or (.NOT.src .AND. dst -> dst) **Emulation** BIC #4,SR Description The constant 04h is inverted (0FFFBh) and is logically ANDed with the destination operand. The result is placed into the destination. The clear negative bit instruction is a word instruction. **Status Bits** N: Reset to 0 > Z: Not affected C: Not affected V: Not affected **Mode Bits** OscOff, CPUOff, and GIE are not affected. **Example** The Negative bit in the status register is cleared. This avoids special treatment with negative numbers of the subroutine called. CLRN CALL **SUBR** ..... ..... **SUBR SUBRET** ; If input is negative: do nothing and return JN > . . . . . . ..... . . . . . . **SUBRET RET** \* CLRZ Clear zero bit Syntax CLRZ or (.NOT.src .AND. dst -> dst) Emulation BIC #2,SR **Description** The constant 02h is inverted (0FFFDh) and logically ANDed with the destination operand. The result is placed into the destination. The clear zero bit instruction is a word instruction. Status Bits N: Not affected Z: Reset to 0C: Not affectedV: Not affected Mode Bits OscOff, CPUOff, and GIE are not affected. **Example** The zero bit in the status register is cleared. CLRZ **CMP[.W]** Compare source and destination **CMP.B** Compare source and destination Syntax CMP src,dst or CMP.W src,dst CMP.B src,dst **Operation** dst + .NOT.src + 1 or (dst - src) **Description** The source operand is subtracted from the destination operand. This is accomplished by adding the 1s complement of the source operand plus 1. The two operands are not affected and the result is not stored; only the status bits are affected. Status Bits N: Set if result is negative, reset if positive (src >= dst) Z: Set if result is zero, reset otherwise (src = dst) C: Set if there is a carry from the MSB of the result, reset otherwise V: Set if an arithmetic overflow occurs, otherwise reset **Mode Bits** OscOff, CPUOff, and GIE are not affected. **Example** R5 and R6 are compared. If they are equal, the program continues at the label EQUAL. CMP R5,R6 ; R5 = R6? JEQ EQUAL ; YES, JUMP **Example** Two RAM blocks are compared. If they are not equal, the program branches to the label ERROR. MOV #NUM,R5 ; number of words to be compared L\$1 CMP &BLOCK1,&BLOCK2 ; Are Words equal? JNZ ERROR ; No, branch to ERROR DEC R5 ; Are all words compared? JNZ L\$1 ; No, another compare **Example** The RAM bytes addressed by EDE and TONI are compared. If they are equal, the program continues at the label EQUAL. CMP.B EDE, TONI ; MEM(EDE) = MEM(TONI)? JEQ EQUAL ; YES, JUMP \* DADC[.W] Add carry decimally to destination \* DADC.B Add carry decimally to destination Syntax DADC dst or DADC.W src,dst DADC.B dst **Operation** dst + C -> dst (decimally) **Emulation** DADD #0,dst DADD.B #0,dst **Description** The carry bit (C) is added decimally to the destination. Status Bits N: Set if MSB is 1 Z: Set if dst is 0, reset otherwise C: Set if destination increments from 9999 to 0000, reset otherwise Set if destination increments from 99 to 00, reset otherwise V: Undefined Mode Bits OscOff, CPUOff, and GIE are not affected. **Example** The four-digit decimal number contained in R5 is added to an eight-digit deci- mal number pointed to by R8. CLRC ; Reset carry ; next instruction's start condition is defined DADD R5,0(R8) ; Add LSDs + C DADC 2(R8) ; Add carry to MSD **Example** The two-digit decimal number contained in R5 is added to a four-digit decimal number pointed to by R8. CLRC ; Reset carry ; next instruction's start condition is defined DADD.B R5,0(R8) ; Add LSDs + C DADC 1(R8) ; Add carry to MSDs **DADD[.W]** Source and carry added decimally to destination **DADD.B** Source and carry added decimally to destination Syntax DADD src,dst or DADD.W src,dst DADD.B src,dst **Operation** src + dst + C -> dst (decimally) **Description** The source operand and the destination operand are treated as four binary coded decimals (BCD) with positive signs. The source operand and the carry bit (C) are added decimally to the destination operand. The source operand is not affected. The previous contents of the destination are lost. The result is not defined for non-BCD numbers. **Status Bits** N: Set if the MSB is 1, reset otherwise Z: Set if result is zero, reset otherwiseC: Set if the result is greater than 999Set if the result is greater than 99 V: Undefined Mode Bits OscOff, CPUOff, and GIE are not affected. **Example** The eight-digit BCD number contained in R5 and R6 is added decimally to an eight-digit BCD number contained in R3 and R4 (R6 and R4 contain the MSDs). CLRC ; CLEAR CARRY DADD R5,R3 ; add LSDs DADD R6,R4; add MSDs with carry JC OVERFLOW; If carry occurs go to error handling routine **Example** The two-digit decimal counter in the RAM byte CNT is incremented by one. CLRC ; clear Carry DADD.B #1,CNT ; increment decimal counter or SETC DADD.B #0,CNT ; ≡ DADC.B CNT \* **DEC[.W]** Decrement destination \* **DEC.B** Decrement destination Syntax DEC dst or DEC.W dst DEC.B dst **Operation** $dst - 1 \rightarrow dst$ EmulationSUB#1,dstEmulationSUB.B#1,dst **Description** The destination operand is decremented by one. The original contents are lost. Status Bits N: Set if result is negative, reset if positive Z: Set if dst contained 1, reset otherwiseC: Reset if dst contained 0, set otherwise V: Set if an arithmetic overflow occurs, otherwise reset. Set if initial value of destination was 08000h, otherwise reset. Set if initial value of destination was 080h, otherwise reset. Mode Bits OscOff, CPUOff, and GIE are not affected. ## **Example** R10 is decremented by 1 DEC R10 ; Decrement R10 ; Move a block of 255 bytes from memory location starting with EDE to memory location starting with ;TONI. Tables should not overlap: start of destination address TONI must not be within the range EDE ; to EDE+0FEh . | , | MOV<br>MOV | #EDE,R6<br>#255,R10 | |------|--------------|---------------------| | L\$1 | MOV.B<br>DEC | @R6+,TONI–EDE–1(R6) | | | JNZ | L\$1 | ; Do not transfer tables using the routine above with the overlap shown in Figure B–4. Figure B-4. Decrement Overlap **Example** Memory byte at address LEO is decremented by one. DEC.B LEO ; Decrement MEM(LEO) ; Move a block of 255 bytes from memory location starting with EDE to memory location starting with ; TONI. Tables should not overlap: start of destination address TONI must not be within the range EDE ; to EDE+0FEh , · | | MOV | #EDE,R6 | |------|-------|---------------------| | | MOV.B | #255,LEO | | L\$1 | MOV.B | @R6+,TONI-EDE-1(R6) | | | DEC.B | LEO | | | JNZ | L\$1 | \* **DECD[.W]**Double-decrement destination \* **DECD.B**Double-decrement destination Syntax DECD dst or DECD.W dst DECD.B dst **Operation** $dst - 2 \rightarrow dst$ EmulationSUB#2,dstEmulationSUB.B#2,dst **Description** The destination operand is decremented by two. The original contents are lost. Status Bits N: Set if result is negative, reset if positive Z: Set if dst contained 2, reset otherwiseC: Reset if dst contained 0 or 1, set otherwise V: Set if an arithmetic overflow occurs, otherwise reset. Set if initial value of destination was 08001 or 08000h, otherwise reset. Set if initial value of destination was 081 or 080h, otherwise reset. Mode Bits OscOff, CPUOff, and GIE are not affected. **Example** R10 is decremented by 2. DECD R10 ; Decrement R10 by two ; Move a block of 255 words from memory location starting with EDE to memory location ; starting with TONI ; Tables should not overlap: start of destination address TONI must not be within the ; range EDE to EDE+0FEh MOV #EDE,R6 MOV #510,R10 L\$1 MOV @R6+,TONI-EDE-2(R6) DECD R10 JNZ L\$1 **Example** Memory at location LEO is decremented by two. DECD.B LEO ; Decrement MEM(LEO) Decrement status byte STATUS by two. DECD.B STATUS \* **DINT** Disable (general) interrupts Syntax DINT **Operation** $0 \rightarrow \mathsf{GIE}$ or (0FFF7h .AND. $SR \rightarrow SR$ / .NOT.src .AND. $dst \rightarrow dst$ ) Emulation BIC #8,SR **Description** All interrupts are disabled. The constant 08h is inverted and logically ANDed with the status register (SR). The result is placed into the SR. Status Bits N: Not affected Z: Not affectedC: Not affectedV: Not affected Mode Bits GIE is reset. OscOff and CPUOff are not affected. **Example** The general interrupt enable (GIE) bit in the status register is cleared to allow a nondisrupted move of a 32-bit counter. This ensures that the counter is not modified during the move by any interrupt. DINT ; All interrupt events using the GIE bit are disabled NOP MOV COUNTHI,R5 ; Copy counter MOV COUNTLO,R6 EINT ; All interrupt events using the GIE bit are enabled Note: Disable Interrupt If any code sequence needs to be protected from interruption, the DINT should be executed at least one instruction before the beginning of the uninterruptible sequence, or should be followed by an NOP. \* EINT Enable (general) interrupts Syntax EINT **Operation** $1 \rightarrow GIE$ or $(0008h .OR. SR \rightarrow SR / .NOT.src .OR. dst \rightarrow dst)$ **Emulation** BIS #8,SR **Description** All interrupts are enabled. The constant #08h and the status register SR are logically ORed. The result is placed into the SR. Status Bits N: Not affected Z: Not affectedC: Not affectedV: Not affected **Mode Bits** GIE is set. OscOff and CPUOff are not affected. **Example** The general interrupt enable (GIE) bit in the status register is set. ; Interrupt routine of ports P1.2 to P1.7 ; P1IN is the address of the register where all port bits are read. P1IFG is the address of ; the register where all interrupt events are latched. , PUSH.B &P1IN BIC.B @SP,&P1IFG ; Reset only accepted flags EINT ; Preset port 0 interrupt flags stored on stack ; other interrupts are allowed BIT #Mask,@SP JEQ MaskOK ; Flags are present identically to mask: jump ..... MaskOK BIC #Mask,@SP .... INCD SP ; Housekeeping: inverse to PUSH instruction ; at the start of interrupt subroutine. Corrects ; the stack pointer. **RETI** ### Note: Enable Interrupt The instruction following the enable interrupt instruction (EINT) is always executed, even if an interrupt service request is pending when the interrupts are enable. \* INC[.W] Increment destination \* INC.B Increment destination Syntax INC dst or INC.W dst INC.B dst **Operation** dst + 1 -> dst **Emulation** ADD #1,dst **Description** The destination operand is incremented by one. The original contents are lost. Status Bits N: Set if result is negative, reset if positive Z: Set if dst contained 0FFFFh, reset otherwise Set if dst contained 0FFh, reset otherwise C: Set if dst contained 0FFFFh, reset otherwise Set if dst contained 0FFh, reset otherwise V: Set if dst contained 07FFFh, reset otherwise Set if dst contained 07Fh, reset otherwise Mode Bits OscOff, CPUOff, and GIE are not affected. **Example** The status byte of a process STATUS is incremented. When it is equal to 11, a branch to OVFL is taken. INC.B STATUS CMP.B #11,STATUS JEQ OVFL \* INCD[.W] Double-increment destination \* INCD.B Double-increment destination Syntax INCD dst or INCD.W dst INCD.B dst **Operation** $dst + 2 \rightarrow dst$ **Emulation** ADD #2,dst **Emulation** ADD.B #2,dst **Example** The destination operand is incremented by two. The original contents are lost. Status Bits N: Set if result is negative, reset if positive Z: Set if dst contained 0FFFEh, reset otherwise Set if dst contained 0FEh, reset otherwise C: Set if dst contained 0FFFEh or 0FFFFh, reset otherwiseSet if dst contained 0FEh or 0FFh, reset otherwiseV: Set if dst contained 07FFEh or 07FFFh, reset otherwise Set if dst contained 07FFEH of 07FFFH, reset otherwise Mode Bits OscOff, CPUOff, and GIE are not affected. **Example** The item on the top of the stack (TOS) is removed without using a register. ..... PUSH R5; R5 is the result of a calculation, which is stored ; in the system stack INCD SP ; Remove TOS by double-increment from stack ; Do not use INCD.B, SP is a word-aligned ; register **RET** **Example** The byte on the top of the stack is incremented by two. INCD.B 0(SP) ; Byte on TOS is increment by two \* INV[.W] Invert destination \* INV.B Invert destination Syntax INV dst INV.B dst **Operation** .NOT.dst -> dst EmulationXOR#0FFFFh,dstEmulationXOR.B#0FFh,dst **Description** The destination operand is inverted. The original contents are lost. Status Bits N: Set if result is negative, reset if positive Z: Set if dst contained 0FFFh, reset otherwise Set if dst contained 0FFh, reset otherwise C: Set if result is not zero, reset otherwise ( = .NOT. Zero) Set if result is not zero, reset otherwise ( = .NOT. Zero) V: Set if initial destination operand was negative, otherwise reset Mode Bits OscOff, CPUOff, and GIE are not affected. **Example** Content of R5 is negated (twos complement). MOV #00Aeh,R5 ; R5 = 000AEh INV R5 ; Invert R5, R5 = 0FF51h INC R5 ; R5 is now negated, R5 = 0FF52h **Example** Content of memory byte LEO is negated. JC Jump if carry set JHS Jump if higher or same Syntax JC label JHS label **Operation** If C = 1: $PC + 2 \times offset \rightarrow PC$ If C = 0: execute following instruction **Description** The status register carry bit (C) is tested. If it is set, the 10-bit signed offset contained in the instruction LSBs is added to the program counter. If C is reset, the next instruction following the jump is executed. JC (jump if carry/higher or same) is used for the comparison of unsigned numbers (0 to 65536). **Status Bits** Status bits are not affected. **Example** The P1IN.1 signal is used to define or control the program flow. BIT #01h,&P1IN ; State of signal -> Carry JC PROGA ; If carry=1 then execute program routine A .....; Carry=0, execute program here **Example** R5 is compared to 15. If the content is higher or the same, branch to LABEL. CMP #15,R5 JHS LABEL ; Jump is taken if R5 $\geq$ 15 ..... ; Continue here if R5 < 15 **JEQ, JZ** Jump if equal, jump if zero Syntax JEQ label, JZ label **Operation** If Z = 1: PC + 2 × offset -> PC If Z = 0: execute following instruction **Description** The status register zero bit (Z) is tested. If it is set, the 10-bit signed offset contained in the instruction LSBs is added to the program counter. If Z is not set, the instruction following the jump is executed. Status Bits Status bits are not affected. **Example** Jump to address TONI if R7 contains zero. TST R7 ; Test R7 JZ TONI ; if zero: JUMP **Example** Jump to address LEO if R6 is equal to the table contents. CMP R6,Table(R5); Compare content of R6 with content of ; MEM (table address + content of R5) JEQ LEO ; Jump if both data are equal .....; No, data are not equal, continue here **Example** Branch to LABEL if R5 is 0. TST R5 JZ LABEL **JGE** Jump if greater or equal Syntax JGE label **Operation** If (N .XOR. V) = 0 then jump to label: $PC + 2 \times offset \rightarrow PC$ If (N.XOR. V) = 1 then execute the following instruction **Description** The status register negative bit (N) and overflow bit (V) are tested. If both N and V are set or reset, the 10-bit signed offset contained in the instruction LSBs is added to the program counter. If only one is set, the instruction following the jump is executed. This allows comparison of signed integers. **Status Bits** Status bits are not affected. **Example** When the content of R6 is greater or equal to the memory pointed to by R7, the program continues at label EDE. CMP @R7,R6 ; $R6 \ge (R7)$ ?, compare on signed numbers JGE EDE ; Yes, $R6 \ge (R7)$ ..... ; No, proceed JL Jump if less Syntax JL label **Operation** If (N . XOR. V) = 1 then jump to label: $PC + 2 \times offset \rightarrow PC$ If (N .XOR. V) = 0 then execute following instruction **Description** The status register negative bit (N) and overflow bit (V) are tested. If only one is set, the 10-bit signed offset contained in the instruction LSBs is added to the program counter. If both N and V are set or reset, the instruction following the jump is executed. This allows comparison of signed integers. Status Bits Status bits are not affected. **Example** When the content of R6 is less than the memory pointed to by R7, the program continues at label EDE. CMP @R7,R6 ; R6 < (R7)?, compare on signed numbers JL EDE ; Yes, R6 < (R7) ..... ; No, proceed **JMP** Jump unconditionally Syntax JMP label **Operation** PC + $2 \times \text{offset} \rightarrow PC$ **Description** The 10-bit signed offset contained in the instruction LSBs is added to the program counter. Status Bits Status bits are not affected. **Hint**: This one-word instruction replaces the BRANCH instruction in the range of −511 to +512 words relative to the current program counter. **JN** Jump if negative Syntax JN label **Operation** if N = 1: $PC + 2 \times offset \rightarrow PC$ if N = 0: execute following instruction **Description** The negative bit (N) of the status register is tested. If it is set, the 10-bit signed offset contained in the instruction LSBs is added to the program counter. If $\ensuremath{\mathsf{N}}$ is reset, the next instruction following the jump is executed. Status Bits Status bits are not affected. **Example** The result of a computation in R5 is to be subtracted from COUNT. If the result is negative, COUNT is to be cleared and the program continues execution in another path. SUB R5,COUNT ; COUNT – R5 -> COUNT JN L\$1 ; If negative continue with COUNT=0 at PC=L\$1 .....; Continue with COUNT≥0 ..... ..... L\$1 CLR COUNT **JNC** Jump if carry not set JLO Jump if lower Syntax JNC label JNC label **Operation** if C = 0: $PC + 2 \times offset \rightarrow PC$ if C = 1: execute following instruction **Description** The status register carry bit (C) is tested. If it is reset, the 10-bit signed offset contained in the instruction LSBs is added to the program counter. If C is set, the next instruction following the jump is executed. JNC (jump if no carry/lower) is used for the comparison of unsigned numbers (0 to 65536). **Status Bits** Status bits are not affected. **Example** The result in R6 is added in BUFFER. If an overflow occurs, an error handling routine at address ERROR is used. ADD R6,BUFFER ; BUFFER + R6 $\rightarrow$ BUFFER JNC CONT ; No carry, jump to CONT ERROR ; Error handler start ..... .... CONT ; Continue with normal program flow ..... **Example** Branch to STL2 if byte STATUS contains 1 or 0. CMP.B #2,STATUS JLO STL2 ; STATUS < 2 .....; STATUS ≥ 2, continue here **JNE, JNZ** Jump if not equal, jump if not zero Syntax JNE label, JNZ label **Operation** If Z = 0: PC + 2 × offset -> PC If Z = 1: execute following instruction **Description** The status register zero bit (Z) is tested. If it is reset, the 10-bit signed offset contained in the instruction LSBs is added to the program counter. If Z is set, the next instruction following the jump is executed. Status Bits Status bits are not affected. **Example** Jump to address TONI if R7 and R8 have different contents. CMP R7,R8 ; COMPARE R7 WITH R8 JNE TONI ; if different: jump ..... ; if equal, continue MOV[.W] Move source to destination MOV.B Move source to destination Syntax MOV src,dst or MOV.W src,dst MOV.B src,dst **Operation** src -> dst **Description** The source operand is moved to the destination. The source operand is not affected. The previous contents of the destination are lost. Status Bits Status bits are not affected. Mode Bits OscOff, CPUOff, and GIE are not affected. **Example** The contents of table EDE (word data) are copied to table TOM. The length of the tables must be 020h locations. MOV #EDE,R10 ; Prepare pointer MOV #020h,R9 ; Prepare counter Loop MOV @R10+,TOM-EDE-2(R10); Use pointer in R10 for both tables DEC R9 ; Decrement counter JNZ Loop ; Counter ≠ 0, continue copying .....; Copying completed ..... Loop **Example** The contents of table EDE (byte data) are copied to table TOM. The length of the tables should be 020h locations MOV #EDE,R10 ; Prepare pointer MOV #020h,R9 ; Prepare counter MOV.B @R10+,TOM-EDE-1(R10) ; Use pointer in R10 for ; both tables DEC R9 ; Decrement counter JNZ Loop ; Counter $\neq$ 0, continue ; copying .... ; Copying completed \* NOP No operation **Syntax** NOP Operation None **Emulation** MOV #0, R3 Description No operation is performed. The instruction may be used for the elimination of instructions during the software check or for defined waiting times. **Status Bits** Status bits are not affected. The NOP instruction is mainly used for two purposes: ☐ To hold one, two or three memory words To adjust software timing # Note: Emulating No-Operation Instruction Other instructions can emulate the NOP function while providing different numbers of instruction cycles and code words. Some examples are: ### Examples: MOV 0(R4),0(R4) ; 6 cycles, 3 words MOV @R4,0(R4) ; 5 cycles, 2 words BIC #0,EDE(R4) ; 4 cycles, 2 words JMP \$+2 ; 2 cycles, 1 word BIC #0,R5 ; 1 cycle, 1 word However, care should be taken when using these examples to prevent unintended results. For example, if MOV 0(R4), 0(R4) is used and the value in R4 is 120h, then a security violation will occur with the watchdog timer (address 120h) because the security key was not used. \* POP[.W] Pop word from stack to destination \* POP.B Pop byte from stack to destination POP **Syntax** dst POP.B dst Operation @SP -> temp $SP + 2 \rightarrow SP$ temp -> dst **Emulation** MOV @SP+,dst MOV.W @SP+,dst or **Emulation** MOV.B @SP+.dst The stack location pointed to by the stack pointer (TOS) is moved to the Description destination. The stack pointer is incremented by two afterwards. **Status Bits** Status bits are not affected. **Example** The contents of R7 and the status register are restored from the stack. > POP R7 : Restore R7 POP SR ; Restore status register **Example** The contents of RAM byte LEO is restored from the stack. > POP.B **LEO** ; The low byte of the stack is moved to LEO. **Example** The contents of R7 is restored from the stack. > POP.B R7 ; The low byte of the stack is moved to R7, > > ; the high byte of R7 is 00h **Example** The contents of the memory pointed to by R7 and the status register are restored from the stack. POP.B 0(R7); The low byte of the stack is moved to the ; the byte which is pointed to by R7 : Example: R7 = 203h Mem(R7) = low byte of system stack : Example: R7 = 20Ah Mem(R7) = low byte of system stack POP SR Note: The System Stack Pointer The system stack pointer (SP) is always incremented by two, independent of the byte suffix. PUSH[.W] Push word onto stack PUSH.B Push byte onto stack Syntax PUSH src or PUSH.W src PUSH.B src **Operation** $SP - 2 \rightarrow SP$ $\mathsf{src} \to @\,\mathsf{SP}$ **Description** The stack pointer is decremented by two, then the source operand is moved to the RAM word addressed by the stack pointer (TOS). Status Bits N: Not affected Z: Not affectedC: Not affectedV: Not affected **Mode Bits** OscOff, CPUOff, and GIE are not affected. **Example** The contents of the status register and R8 are saved on the stack. PUSH SR ; save status register PUSH R8; save R8 **Example** The contents of the peripheral TCDAT is saved on the stack. PUSH.B &TCDAT; save data from 8-bit peripheral module, ; address TCDAT, onto stack Note: The System Stack Pointer The system stack pointer (SP) is always decremented by two, independent of the byte suffix. \* **RET** Return from subroutine Syntax RET $\textbf{Operation} \qquad \qquad @\,\mathsf{SP} \!\!\to \mathsf{PC}$ $\mathsf{SP} + \mathsf{2} \to \mathsf{SP}$ Emulation MOV @SP+,PC **Description** The return address pushed onto the stack by a CALL instruction is moved to the program counter. The program continues at the code address following the subroutine call. Status Bits Status bits are not affected. **RETI** Return from interrupt Syntax RETI $\begin{array}{ccc} \mathsf{SP} + 2 & \to \mathsf{SP} \\ \mathsf{TOS} & \to \mathsf{PC} \\ \mathsf{SP} + 2 & \to \mathsf{SP} \end{array}$ Description The status register is restored to the value at the beginning of the interrupt service routine by replacing the present SR contents with the TOS contents. The stack pointer (SP) is incremented by two. The program counter is restored to the value at the beginning of interrupt service. This is the consecutive step after the interrupted program flow. Restoration is performed by replacing the present PC contents with the TOS memory contents. The stack pointer (SP) is incremented. Status Bits N: restored from system stack Z: restored from system stackC: restored from system stackV: restored from system stack **Mode Bits** OscOff, CPUOff, and GIE are restored from system stack. **Example** Figure B–5 illustrates the main program interrupt. Figure B–5. Main Program Interrupt \* RLA[.W] Rotate left arithmetically \* RLA.B Rotate left arithmetically Syntax RLA dst or RLA.W dst RLA.B dst **Operation** C <- MSB <- MSB-1 .... LSB+1 <- LSB <- 0 **Emulation** ADD dst,dst ADD.B dst,dst **Description** The destination operand is shifted left one position as shown in Figure B–6. The MSB is shifted into the carry bit (C) and the LSB is filled with 0. The RLA instruction acts as a signed multiplication by 2. An overflow occurs if $dst \ge 04000h$ and dst < 0C000h before operation is performed: the result has changed sign. Figure B-6. Destination Operand—Arithmetic Shift Left An overflow occurs if $dst \ge 040h$ and dst < 0C0h before the operation is performed: the result has changed sign. #### **Status Bits** N: Set if result is negative, reset if positive Z: Set if result is zero, reset otherwise C: Loaded from the MSB V: Set if an arithmetic overflow occurs: the initial value is 04000h ≤ dst < 0C000h; otherwise it is reset Set if an arithmetic overflow occurs: the initial value is $040h \le dst < 0C0h$ ; otherwise it is reset ## **Mode Bits** OscOff, CPUOff, and GIE are not affected. #### **Example** R7 is multiplied by 4. RLA R7 ; Shift left R7 $(\times 2)$ – emulated by ADD R7,R7 RLA R7 ; Shift left R7 $(\times 4)$ – emulated by ADD R7,R7 ## Example The low byte of R7 is multiplied by 4. RLA.B R7; Shift left low byte of R7 ( $\times$ 2) – emulated by ; ADD.B R7,R7 RLA.B R7; Shift left low byte of R7 $(\times 4)$ – emulated by ; ADD.B R7,R7 #### Note: RLA Substitution The assembler does not recognize the instruction: RLA @R5+ nor RLA.B @R5+. It must be substituted by: ADD @R5+,-2(R5) or ADD.B @R5+,-1(R5). \* RLC[.W] Rotate left through carry \* RLC.B Rotate left through carry Syntax RLC dst or RLC.W dst RLC.B dst Operation C <- MSB <- MSB-1 .... LSB+1 <- LSB <- C **Emulation** ADDC dst,dst **Description** The destination operand is shifted left one position as shown in Figure B–7. The carry bit (C) is shifted into the LSB and the MSB is shifted into the carry bit (C). Figure B-7. Destination Operand—Carry Left Shift Status Bits N: Set if result is negative, reset if positive Z: Set if result is zero, reset otherwise C: Loaded from the MSB V: Set if arithmetic overflow occurs, reset otherwise Set if 03FFFh < dst<sub>initial</sub> < 0C000h, reset otherwise Set if 03Fh < dst<sub>initial</sub> < 0C0h, reset otherwise Mode Bits OscOff, CPUOff, and GIE are not affected. **Example** R5 is shifted left one position. RLC R5 ; $(R5 \times 2) + C -> R5$ **Example** The input P1IN.1 information is shifted into the LSB of R5. BIT.B #2,&P1IN ; Information -> Carry RLC R5 ; Carry=P0in.1 -> LSB of R5 **Example** The MEM(LEO) content is shifted left one position. RLC.B LEO ; $Mem(LEO) \times 2 + C \rightarrow Mem(LEO)$ **Example** The input P1IN.1 information is to be shifted into the LSB of R5. BIT.B #2,&P1IN ; Information -> Carry RLC.B R5; Carry = $P0in.1 \rightarrow LSB of R5$ ; High byte of R5 is reset ### Note: RLC and RLC.B Emulation The assembler does not recognize the instruction: RLC @R5+. It must be substituted by: ADDC @R5+,-2(R5). RRA[.W] Rotate right arithmetically RRA.B Rotate right arithmetically Syntax RRA dst or RRA.W dst RRA.B dst Operation MSB -> MSB, MSB -> MSB-1, ... LSB+1 -> LSB, LSB -> C **Description** The destination operand is shifted right one position as shown in Figure B–8. The MSB is shifted into the MSB, the MSB is shifted into the MSB-1, and the LSB+1 is shifted into the LSB. Figure B-8. Destination Operand—Arithmetic Right Shift Status Bits N: Set if result is negative, reset if positive Z: Set if result is zero, reset otherwise C: Loaded from the LSB V: Reset Mode Bits OscOff, CPUOff, and GIE are not affected. | Example | | R5 is shifted right one position. The MSB retains the old value. It operates equal to an arithmetic division by 2. | | | | |---------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | RRA | R5 | ; R5/2 -> R5 | | | | ; | The value i | The value in R5 is multiplied by 0.75 (0.5 + 0.25). | | | | | ·, | PUSH<br>RRA<br>ADD<br>RRA | R5<br>R5<br>@SP+,R5<br>R5 | ; hold R5 temporarily using stack<br>; R5 $\times$ 0.5 -> R5<br>; R5 $\times$ 0.5 + R5 = 1.5 $\times$ R5 -> R5<br>; (1.5 $\times$ R5) $\times$ 0.5 = 0.75 $\times$ R5 -> R5 | | | | ; OR | | | | | | | ; | RRA<br>PUSH<br>RRA<br>ADD | R5<br>R5<br>@SP<br>@SP+,R5 | ; R5 × 0.5 -> R5<br>; R5 × 0.5 -> TOS<br>; TOS × 0.5 = $0.5 \times R5 \times 0.5 = 0.25 \times R5$ -> TOS<br>; R5 × 0.5 + R5 × 0.25 = $0.75 \times R5$ -> R5 | | | | Example | The low byte of R5 is shifted right one position. The MSB retains the old value. It operates equal to an arithmetic division by 2. | | | | | | | RRA.B | R5 | ; R5/2 -> R5: operation is on low byte only ; High byte of R5 is reset | | | | ; | The value i | The value in R5 (low byte only) is multiplied by 0.75 (0.5 + 0.25). | | | | | ; | PUSH.B<br>RRA.B<br>ADD.B<br>RRA.B | R5<br>R5<br>@SP+,R5<br>R5 | ; hold low byte of R5 temporarily using stack ; R5 $\times$ 0.5 -> R5 ; R5 $\times$ 0.5 + R5 = 1.5 $\times$ R5 -> R5 ; (1.5 $\times$ R5) $\times$ 0.5 = 0.75 $\times$ R5 -> R5 | | | | ; OR | | | | | | | ; | RRA.B<br>PUSH.B | R5<br>R5 | ; R5 × 0.5 -> R5<br>; R5 × 0.5 -> TOS | | | @SP @SP+,R5 RRA.B ADD.B ..... ;TOS $\times$ 0.5 = 0.5 $\times$ R5 $\times$ 0.5 = 0.25 $\times$ R5 $\rightarrow$ TOS ; $R5 \times 0.5 + R5 \times 0.25 = 0.75 \times R5 -> R5$ RRC[.W] Rotate right through carry RRC.B Rotate right through carry Syntax RRC dst or RRC.W dst RRC dst Operation $C \rightarrow MSB \rightarrow MSB-1 \dots LSB+1 \rightarrow LSB \rightarrow C$ **Description** The destination operand is shifted right one position as shown in Figure B–6. The carry bit (C) is shifted into the MSB, the LSB is shifted into the carry bit (C). Figure B-9. Destination Operand—Carry Right Shift Status Bits N: Set if result is negative, reset if positive Z: Set if result is zero, reset otherwise C: Loaded from the LSB V: Set if initial destination is positive and initial carry is set, otherwise reset Mode Bits OscOff, CPUOff, and GIE are not affected. **Example** R5 is shifted right one position. The MSB is loaded with 1. SETC ; Prepare carry for MSB RRC R5 ; $R5/2 + 8000h \rightarrow R5$ **Example** R5 is shifted right one position. The MSB is loaded with 1. SETC ; Prepare carry for MSB RRC.B R5; $R5/2 + 80h \rightarrow R5$ ; low byte of R5 is used \* **SBC[.W]**Subtract (borrow\*) from destination \* **SBC.B**Subtract (borrow\*) from destination Syntax SBC dst or SBC.W dst SBC.B dst **Operation** $dst + 0FFFFh + C \rightarrow dst$ dst + 0FFh + C -> dst **Emulation** SUBC #0,dst SUBC.B #0,dst **Description** The carry bit (C) is added to the destination operand minus one. The previous contents of the destination are lost. Status Bits N: Set if result is negative, reset if positive Z: Set if result is zero, reset otherwise C: Reset if dst was decremented from 0000 to 0FFFFh, set otherwise Reset if dst was decremented from 00 to 0FFh, set otherwise V: Set if initially C = 0 and dst = 08000h Set if initially C = 0 and dst = 080h Mode Bits OscOff, CPUOff, and GIE are not affected. **Example** The 16-bit counter pointed to by R13 is subtracted from a 32-bit counter pointed to by R12. SUB @R13,0(R12) ; Subtract LSDs SBC 2(R12); Subtract carry from MSD **Example** The 8-bit counter pointed to by R13 is subtracted from a 16-bit counter pointed to by R12. SUB.B @R13,0(R12) ; Subtract LSDs SBC.B 1(R12); Subtract carry from MSD Note: Borrow Is Treated as a .NOT. The borrow is treated as a .NOT. carry: Borrow Carry bit Yes 0 No 1 \* **SETC** Set carry bit Syntax SETC **Operation** $1 \rightarrow C$ Emulation BIS #1,SR **Description** The carry bit (C) is set. Status Bits N: Not affected Z: Not affected C: Set V: Not affected Mode Bits OscOff, CPUOff, and GIE are not affected. **Example** Emulation of the decimal subtraction: Subtract R5 from R6 decimally Assume that R5 = 3987 and R6 = 4137 DSUB ADD #6666h,R5 ; Move content R5 from 0–9 to 6–0Fh R5 = 03987 + 6666 = 09FEDh INV R5 ; Invert this (result back to 0–9) ; R5 = .NOT. R5 = 06012h SETC ; Prepare carry = 1 DADD R5,R6 ; Emulate subtraction by addition of: ; (10000 - R5 - 1); R6 = R6 + R5 + 1 ; R6 = 4137 + 06012 + 1 = 10150 = 0150 \* **SETN** Set negative bit **Syntax** SETN Operation 1 -> N **Emulation** BIS #4,SR **Description** The negative bit (N) is set. Status Bits N: Set Z: Not affectedC: Not affectedV: Not affected Mode Bits OscOff, CPUOff, and GIE are not affected. \* **SETZ** Set zero bit Syntax SETZ **Operation** $1 \rightarrow Z$ Emulation BIS #2,SR **Description** The zero bit (Z) is set. Status Bits N: Not affected Z: Set C: Not affected V: Not affected Mode Bits OscOff, CPUOff, and GIE are not affected. SUB[.W]Subtract source from destinationSUB.BSubtract source from destination Syntax SUB src,dst or SUB.W src,dst SUB.B src,dst **Operation** $dst + .NOT.src + 1 \rightarrow dst$ or [(dst - src -> dst)] **Description** The source operand is subtracted from the destination operand by adding the source operand's 1s complement and the constant 1. The source operand is not affected. The previous contents of the destination are lost. Status Bits N: Set if result is negative, reset if positive Z: Set if result is zero, reset otherwise C: Set if there is a carry from the MSB of the result, reset otherwise. Set to 1 if no borrow, reset if borrow. V: Set if an arithmetic overflow occurs, otherwise reset **Mode Bits** OscOff, CPUOff, and GIE are not affected. **Example** See example at the SBC instruction. **Example** See example at the SBC.B instruction. Note: Borrow Is Treated as a .NOT. The borrow is treated as a .NOT. carry: Borrow Carry bit Yes 0 No 1 SUBC[.W]SBB[.W] SUBC.B,SBB.B Subtract source and borrow/.NOT. carry from destination Subtract source and borrow/.NOT. carry from destination **Syntax** SUBC src,dst or SUBC.W src,dst or SBB src,dst or SBB.W src,dst SUBC.B src,dst or SBB.B src,dst Operation dst + .NOT.src + C -> dst or $(dst - src - 1 + C \rightarrow dst)$ **Description** The source operand is subtracted from the destination operand by adding the source operand's 1s complement and the carry bit (C). The source operand is not affected. The previous contents of the destination are lost. Status Bits N: Set if result is negative, reset if positive.Z: Set if result is zero, reset otherwise. $\mbox{C: } \mbox{ Set if there is a carry from the MSB of the result, reset otherwise.}$ Set to 1 if no borrow, reset if borrow. V: Set if an arithmetic overflow occurs, reset otherwise. **Mode Bits** OscOff, CPUOff, and GIE are not affected. **Example** Two floating point mantissas (24 bits) are subtracted. LSBs are in R13 and R10, MSBs are in R12 and R9. SUB.W R13,R10 ; 16-bit part, LSBs SUBC.B R12,R9 ; 8-bit part, MSBs **Example** The 16-bit counter pointed to by R13 is subtracted from a 16-bit counter in R10 $\,$ and R11(MSD). SUB.B @R13+,R10 ; Subtract LSDs without carry SUBC.B @R13,R11 ; Subtract MSDs with carry ; resulting from the LSDs Note: Borrow Is Treated as a .NOT. Carry The borrow is treated as a .NOT. carry: Borrow Carry bit Yes 0 No 1 **SWPB** Swap bytes Syntax SWPB dst **Operation** Bits 15 to 8 <-> bits 7 to 0 **Description** The destination operand high and low bytes are exchanged as shown in Figure B-10. Status Bits N: Not affected Z: Not affectedC: Not affectedV: Not affected Mode Bits OscOff, CPUOff, and GIE are not affected. Figure B-10. Destination Operand Byte Swap ## **Example** MOV #040BFh,R7 ; 0100000010111111 -> R7 SWPB R7 ; 1011111101000000 in R7 **Example** The value in R5 is multiplied by 256. The result is stored in R5,R4. SWPB R5 ; MOV R5,R4 ;Copy the swapped value to R4 BIC #0FF00h,R5 ;Correct the result BIC #00FFh,R4 ;Correct the result SXT Extend Sign Syntax SXT dst **Operation** Bit 7 -> Bit 8 ...... Bit 15 **Description** The sign of the low byte is extended into the high byte as shown in Figure B–11. Status Bits N: Set if result is negative, reset if positive Z: Set if result is zero, reset otherwise C: Set if result is not zero, reset otherwise (.NOT. Zero) V: Reset Mode Bits OscOff, CPUOff, and GIE are not affected. Figure B-11. Destination Operand Sign Extension # **Example** R7 is loaded with the P1IN value. The operation of the sign-extend instruction expands bit 8 to bit 15 with the value of bit 7. R7 is then added to R6. MOV.B &P1IN,R7 ; P1IN = 080h: .... 1000 0000 SXT R7 ; R7 = 0FF80h: 1111 1111 1000 0000 ADD R7,R6 ; add value of EDE to 16-bit ACCU \* TST[.W] Test destination \* TST.B Test destination Syntax TST dst or TST.W dst TST.B dst **Operation** dst + 0FFFFh + 1 dst + 0FFh + 1 **Emulation** CMP #0,dst CMP.B #0,dst **Description** The destination operand is compared with zero. The status bits are set accord- ing to the result. The destination is not affected. Status Bits N: Set if destination is negative, reset if positive Z: Set if destination contains zero, reset otherwise C: Set V: Reset Mode Bits OscOff, CPUOff, and GIE are not affected. **Example** R7 is tested. If it is negative, continue at R7NEG; if it is positive but not zero, continue at R7POS. TST R7 ; Test R7 JN R7NEG ; R7 is negative JZ R7ZERO ; R7 is zero R7POS ; R7 is positive but not zero R7NEG ; R7 is negative R7ZERO ; R7 is zero **Example** The low byte of R7 is tested. If it is negative, continue at R7NEG; if it is positive but not zero, continue at R7POS. TST.B R7; Test low byte of R7 JN R7NEG; Low byte of R7 is negative JZ R7ZERO; Low byte of R7 is zero R7POS ; Low byte of R7 is positive but not zero R7NEG ..... ; Low byte of R7 is negative R7ZERO ..... ; Low byte of R7 is zero XOR[.W] Exclusive OR of source with destination XOR.B Exclusive OR of source with destination Syntax XOR src,dst or XOR.W src,dst XOR.B src,dst **Operation** src .XOR. dst -> dst **Description** The source and destination operands are exclusive ORed. The result is placed into the destination. The source operand is not affected. Status Bits N: Set if result MSB is set, reset if not set Z: Set if result is zero, reset otherwise C: Set if result is not zero, reset otherwise ( = .NOT. Zero) V: Set if both operands are negative Mode Bits OscOff, CPUOff, and GIE are not affected. **Example** The bits set in R6 toggle the bits in the RAM word TONI. XOR R6,TONI ; Toggle bits of word TONI on the bits set in R6 **Example** The bits set in R6 toggle the bits in the RAM byte TONI. XOR.B R6,TONI ; Toggle bits in word TONI on bits ; set in low byte of R6, **Example** Reset to 0 those bits in low byte of R7 that are different from bits in RAM byte EDE. XOR.B EDE,R7 ; Set different bit to "1s" INV.B R7 ; Invert Lowbyte, Highbyte is 0h ## **Appendix C** # **Flash Memory** This chapter describes the MSP430 flash memory module. The flash memory module is electrically erasable and programmable. Devices with a flash memory module are multiple-time programmable devices (MTP). They can be erased and programmed off-board, or in a system via the MSP430's JTAG peripheral module, a bootstrap loader, or via the processor's resources. Software running on an MSP430 device can erase and program the flash memory module. This active software may run in RAM, in ROM, or in the flash memory. The flash memory may be a different memory module or the same memory module. | Topi | c Page | |------|----------------------------------------------------| | C.1 | Flash Memory Organization | | C.2 | Flash Memory Data Structure and Operation | | C.3 | Flash Memory Control Registers | | C.4 | Flash Memory, Interrupt and Security Key Violation | | C.5 | Flash Memory Access via JTAG and Software | | | | C-1 ## **C.1** Flash Memory Organization The flash memory may have one or more modules of different sizes as shown in Figure C–1. A module is a physical memory unit that operates independent from other modules. In an MSP430 configuration with more than one flash memory module, all modules are located in one linear-address range. Figure C-1. Interconnection of Flash Memory Module(s) Independent modules, such as Module1 and Module2, are intended to execute software code from one module while simultaneously programming or erasing another module. #### Note: Flash Memory Module(s) in MSP430 Devices Different devices may have one or more flash memory modules. A flash memory module can not be accessed while being programmed or erased. If the active software and the target programming location are in the same flash memory module, the program execution is halted (flag BUSY=1) until the programming cycle is completed (flag BUSY=0). Then it proceeds with the next instruction. The active software may also erase segments of the flash memory module. The user should be careful not to erase memory locations that are necessary to execute the software correctly. Figure C–2 shows the flash memory Module1 in program or erase operation. During this operation the module is disconnected from the memory address bus and memory data bus. When a second module (here Module2) is implemented, program code in this module can be executed while Module1 is disconnected. Figure C–2. Flash Memory Module1 Disabled, Module2 Can Execute Code Simultaneously One MSP430 flash memory module will have, in addition to its code segments, extra flash memory called *information memory*. Figure C-3. Flash Memory Module Example A module has several segments. The information memory has two segments of 128 bytes each. In the example in Figure C-4, the 4-kB module has eight segments of 512 bytes (Segment0 to Segment7), and two 128-byte segments (SegmentA and SegmentB). Segment0 to Segment7 can be erased individually or as a group. SegmentA and SegmentB can be erased individually or as a group with segments 0 to 7. The segment structure is described in the device's data sheet. The information memory can be located directly below the main memory's address, or at a different address but will be in the same module. #### Note: Flash memory modules may have different numbers of segments. Segment are numbered from 0 up to n, e.g., segment 0 to segment n. Figure C-4. Segments in Flash Memory Module, 4K-Byte Example ## C.1.1 Why Is a Flash Memory Module Divided Into Several Segments? Once a bit in flash memory has been programmed, it cannot be erased without erasing a whole segment. For this reason, the MSP430 flash memory modules have been heavily segmented to allow erasing and reprogramming of smaller memory segments. ### C.2 Flash Memory Data Structure and Operation The flash memory can be read and written (programmed) in bytes or words. Bits can be written as 0s once between erase cycles. The read access does not differ from access to masked ROM or RAM. Flash memory has restrictions in write operation: - The default (erased) level for all bits is 1. Bits that are not programmed to 0s can be programmed to 0s at any time. - ☐ The smallest memory portion to be erased is a segment. No single byte or word erase is possible. - □ Access to a flash memory module is only possible when the module is not in a write or erase operation. For example, program code can not be executed in a module while it is processing a write or erase operation. The access limitation has no critical impact on program execution, but an access violation can be flagged in some situations (see flash memory register section in this appendix). ## C.2.1 Flash Memory Basic Functions The basic functions of flash memory are to: - Supply program code and data during program execution - ☐ Erase, under software or JTAG control, parts of a module (one segment), multiple segments, or an entire module. - ☐ Write data to a memory location under software or JTAG control. A double-speed programming sequence is implemented within a 64-byte section of the address range xx00h to xx3fh. ### C.2.2 Flash Memory Block Diagram The flash memory module has a minimum of three control registers, a timing generator, a voltage generator to supply program and erase voltages, and the flash memory itself. Data and address are latched when execution of a write (program) or erase operation is in progress. Figure C-5. Flash Memory Module Block Diagram #### C.2.3 Flash Memory, Basic Operation The flash memory module normally works in read mode, the address and data latch are transparent, and the timing generator and programming voltage generator are off. The flash memory module changes its mode of operation when data is written (programmed) to the module, or when the flash memory, or parts of it, are erased. In these situations, flash control registers FCTL1, FCTL2, and FCTL3 need to be set up properly to ensure correct write or erase operation. Once these registers are set up and write or erase is started, the timing generator controls the entire operation and applies all signals internally. If the BUSY control signal is set, it indicates that the timing generator is active and a write or erase cycle is active. The block write mode also uses a second control bit WAIT. There are three basic parts to a write or erase cycle: preparation of program/erase voltage, control timing for the program or erase operation, and the switch-off sequence of the program/erase voltage. Once a write or erase function is started, the software should not access the flash memory until the BUSY signal indicates, with 0, that it can be accessed again. In critical situations where flash programming or erase should be immediately stopped, the *emergency exit* bit EMEX can be set. The current operation may be incomplete or the result may be incorrect. Different clock sources (ACLK, MCLK, or SMCLK) can be selected to clock the timing generator. The connected clock sources applied to the timing generator may vary with the device, see data sheet for details. The clock source selected should be active from the beginning of write or erase until the operation is fully completed. Figure C-6. Block Diagram of the Timing Generator in the Flash Memory Module The selected clock source should be divided to meet the frequency requirement $f_{\rm x}$ of the flash timing generator. If the clock signals are not available throughout the duration of the write or erase operation, or their frequencies change drastically, the result of the write or erase may be marginal, or the flash memory module may be stressed above the limits of reliable operation. Table C–1 shows all useful combinations of control bits for proper write and erase operation: Table C-1. Control Bits for Write or Erase Operation | FUNCTION PERFORMED | BLKWRT | WRT | Meras | Erase | BUSY | WAIT | Lock | |----------------------------------------------------------------------------------------------|--------|-----|-------|-------|------|------|------| | Write word or byte | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | Write word or byte in same block, block write mode | 1 | 1 | 0 | 0 | 0 | 1 | 0 | | Erase one segment by writing to any address in the target segment (0 to n or A or B) | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | Erase all segments (0 to n) but not the information memory (SegmentA and SegmentB) | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | Erase all segments (0 to n and A and B) by writing to any address in the flash memory module | 0 | 0 | 1 | 1 | 0 | 0 | 0 | **Note:** A write to flash memory performed with any other combination of bits BLKWRT, WRT, Meras, Eras, BUSY, WAIT, and Lock will result in an access violation. ACCVIFG is set and an NMI is requested if ACCVIE=1. ## C.2.4 Flash Memory Status During Code Execution The flash memory module delivers data for code execution in the same manner as any masked ROM or RAM. The flash memory module should be in read mode, with no write (programming) or erase operation active. By default, power-on reset (POR) puts the flash memory into read mode. No control bits need to be defined in the flash memory control registers after POR for code execution. ## C.2.5 Flash Memory Status During Erase The default bit level of the flash memory is 1. Any successful erase sets all bits of a segment or a block to this default level. Once a bit is programmed to the 0-level, only the erase function can reset it back to 1. Erase can be performed for one segment, a group of segments, or for an entire module. This can vary for each device configuration, and the exact implementation should be noted in the data sheet. The erase operation starts with the following sequence: - Set the correct input-clock frequency of the timing generator by selecting the clock source and predivider. - 2) Reset the LOCK control bit, if set. - 3) Watch the BUSY bit. Continue to the next steps only if the BUSY bit is reset. - 4) Set the erase control bit *Erase* to erase a segment, or - 5) Set the mass-erase control bit MEras to erase all numbered segments - Set the mass-erase (MEras) and erase (Erase) control bits to erase all flash memory segments - 7) Execute a dummy write to any address in the range to be erased. The *dummy write* starts the erase cycle. An example of dummy write is *CLR* &0F012h. Note that a dummy write is ignored in a segment where the selected operation can not be executed successfully. An example of such a situation can take place when Segment 1 is to be erased: the control bits are set properly, but the *dummy write* is sent to the information memory. No flag indicates this unsuccessful erase situation. Figure C-7. Basic Flash EEPROM Module Timing During the Erase Cycle The erase cycle completes successfully when none of the following restrictions is violated: - ☐ The selected clock source is available until the cycle is completed. - ☐ The predivider should not be modified during the operation. - □ No further access to the flash memory module is performed while BUSY is set. - No read of data from this block - No write into this block - No further erase of this block An access will result in setting the KEYV bit and requesting an NMI interrupt. The NMI interrupt routine should handle such violations. ☐ The supply voltage should be within the devices' electrical specifications defined in the respective data sheet; however, slight variations can be tolerated. Control bit BUSY indicates an active erase cycle. It is set immediately after a dummy write starts the timing generator. It remains set until the entire erase cycle is completed and the erased segment or block is ready to be accessed again. The BUSY bit can not be set by software. But it can be reset. In case of emergency, set the emergency exit (EMEX) bit and the erase operation will be stopped immediately; BUSY bit is reset. One example of stop erase by software is when the supply voltage drops drastically and the operating conditions of the controller are exceeded. Another example is when the timing of the erase cycle gets out of control, for example, when the clock-source signal is lost. #### Note: When the erase cycle is stopped before its normal completion by the hardware, the timing generator is stopped and erasure of the flash memory can be marginal. An incomplete erasure can be verified. But an erase level of 1 can be inconsistently read as valid when supply voltage, temperature, access time (instruction execution, data read), and frequency vary. ## C.2.6 Flash Memory Status During Write (Programming) The flash memory erase bit level is 1. Bits can only be written (programmed) to a 0-level. Once a bit is programmed, only the erase function can reset it back to the 1-level. The byte or word 0-level can not be written (programmed) in one cycle. Any bit can be programmed from 1 to 0 at any time, but not from 0 to 1. Two slightly different write operations can be performed: write a single byte or word of data, or write a sequence of bytes or words. A write sequence of bytes or words can be performed as multiple sequential, or as a block write. The block write is approximately twice as fast as a multiple-sequential write algorithm. Set the correct input clock frequency of the timing generator by selecting The write (program) operation starts with the following sequence: | _ | Set the correct input clock frequency of the tilling generator by selection | |---|-----------------------------------------------------------------------------| | | the clock source and predivider. | | | | | П | Reset the | <b>LOCK</b> | control | bit, | if | set | |---|-----------|-------------|---------|------|----|-----| |---|-----------|-------------|---------|------|----|-----| | Watch the BUSY bit. | Continue with | the next st | teps only | if the BUS | Y bit is | |---------------------|---------------|-------------|-----------|------------|----------| | reset. | | | | | | | Set the write-control | bit | WRT | when | а | single | byte | of | word | data | is | to | be | |-----------------------|-----|-----|------|---|--------|------|----|------|------|----|----|----| | written. | | | | | | | | | | | | | | Set the write WRT and BLKWRT control bits when block write is chosen | |----------------------------------------------------------------------| | to write multiple bytes or words to the flash memory module. | | Writing the data to the selected address starts the timing generator. | |-----------------------------------------------------------------------| | The data is written (programmed) while the timing generator proceeds | #### Note: Whenever the write cycle is stopped before its normal ending by the hardware, the timing generator is stopped and the data written to the flash memory can be marginal. The data may be incorrect, which can be verified, or the data are verified to be correct but the programming is marginal. Reading of the data may be inconsistently valid when varying the supply voltage, the temperature, the access time (instruction execution, data read), or the time. Figure C-8. Basic Flash Memory Module Timing During Write (Single Byte or Word) Cycle Figure C-9. Basic Flash Memory Module Timing During a Block-Write Cycle The block write can be used on sequential addresses of the memory module. One block is 64 bytes long, starting at 0xx00h, 0xx40h, 0xx80h, or 0xxC0h, and ending at 0xx3Fh, 0xx7Fh, 0xxBFh, or 0xxFFh. Examples of sequential block addresses are: OF000h to OF03Fh, OF040h to OF07Fh,OF080h to OF0BFh,OF0C0h to OF0FFh, OF100 to OF13Fh, The block-write (program) operation at the 64-byte boundaries needs special software support (test of address 0xx3Fh, 0xx7Fh, 0xxBFh, or 0xxFFh was successful): - ☐ Wait until the WAIT bit is set, indicating that the write of the last byte or word was completed. - Reset control bit BLKWRT. - ☐ The BUSY bit remains set until the programming voltage is removed from the flash memory module and overstress is avoided. - $\square$ Wait the recovery time $t_{(rcv)}$ before another block write is started. The write cycle is successfully completed if none of the following restrictions is violated: ☐ The selected clock source is available until the cycle is completed. ☐ The predivider is not modified. ☐ The access to the flash memory module is restricted as long as BUSY is set. The conditions to read data from the flash memory with and without access violation are listed in Table C–2. Table C-2. Conditions to Read Data From Flash Memory | Flash Operation | Instruction<br>Fetch<br>(see Note 1) | BUSY | WAIT | Data on Memory Data<br>Bus (MDB) | Action | |-----------------------------------------|--------------------------------------|------|------|--------------------------------------|----------------------------------------| | Byte/word program cycle (see Note 2) | No | 1 | 0 | 3FFF | Access violation | | | Yes | 1 | 0 | 3FFF → JMP \$ | Nothing | | Flash read mode | | 0 | 0 | Memory contents from applied address | PC = PC + 2 | | Page erase cycle (see Note 3) | No | 1 | 0 | 3FFF | Access violation | | | Yes | 1 | 0 | 3FFF → JMP \$ | Nothing | | Mass-erase cycle (see Note 3) | No | 1 | 0 | 3FFF | Access violation | | | Yes | 1 | 0 | 3FFF → JMP \$ | Nothing | | All erase (mass and information memory) | No | 1 | 0 | 3FFF | Access violation | | | Yes | 1 | 0 | 3FFF → JMP \$ | Nothing | | Block write<br>(see Note 4) | N.A. | 1 | 0 | 3FFF | Access violation and LOCK (see Note 5) | | | No | 1 | 1 | 3FFF | Nothing | | | Yes | 1 | 1 | 3FFF | Access violation and LOCK (see Note 5) | Notes: - 1) Instruction fetch refers to the fetch part of an instruction, and reads one word. The instruction fetch reads the first word of instructions with more than one word. The JMP instruction has one word. The data fetched (3FFFh) is used by the CPU as an instruction. - Ensure that the programmed data does not result in unpredictable program execution, such as destruction of executable code sequences. - 3) If the PC points to the memory location being erased, no access violation indicates this situation. After erase, no executable code is available and an unpredictable situation occurs. - 4) Any software located in a flash memory module can not use the BLKWRT mode to program the same flash memory module. Using the byte or word programming mode allows programming data in the flash memory module holding the software code currently executing. - 5) The access violation sets the LOCK bit to 1. Setting the LOCK bit allows completion of the active block write operation in the normal manner. The supply voltage should be within the devices' electrical conditions and can only vary slightly, as specified in the applicable data sheet The control bit BUSY indicates that the write or block-write cycle is active. It is set by the instruction that writes data to the flash memory module and starts the timing generator. It remains set until the write cycle is completed and the programming voltage is removed. In the write mode the BUSY bit indicates if the flash memory is ready for another write operation. In block write mode the WAIT bit indicates if the flash memory is ready for another write operation and the BUSY bit indicates the block write operation is completed. In case of emergency, the emergency exit bit EMEX is set and stops the write cycle immediately. The programming voltage is switched off. One situation where the write cycle should be stopped by software is when the supply voltage drops drastically and the controller's operating conditions may be exceeded. Another case is when the flash memory timing gets out of control, as when the clock-source signal is lost. #### Note: Whenever the write cycle is stopped before its normal ending by the hardware, the timing generator is stopped and the data written in flash memory may be marginal. Data reading may be inconsistently valid when varying the supply voltage, the temperature, the access time (instruction execution, data read), or the time. ## **C.3 Flash Memory Control Registers** Defining the correct control bits of three control registers enables write (program), erase, or mass-erase. All three registers should be accessed using word instructions only. The control registers are protected against false write or erase cycles via a key word. Any violation of this keyword sets the KEYV bit and requests a nonmaskable interrupt (NMI). The keyword is different to the keyword used with the Watchdog Timer. All control bits are reset during PUC. PUC is activated after $V_{CC}$ is applied, a reset condition is applied to the RST/NMI pin or watchdog, or a flash operation was not performed normally. #### C.3.1 Flash Memory Control Register FCTL1 Any write to control register FCTL1 during erase, mass-erase, or write (programming) will end in an access violation with ACCVIFG=1. In an active segment-write mode, the control register can be written if wait mode is active (WAIT=1). In an active block write mode and while WAIT=0, writing to control register FCTL1 will also end in an access violation with ACCVIFG=1. Read access is possible at any time without restrictions. Any write to control register FCTL1 during erase, mass-erase, or write (programming) will end in an access violation with ACCVIFG=1. In an active segment write mode, the control register can be written if wait mode is active (WAIT=1). In an active block write mode and while WAIT=0, writing to control register FCTL1 will also end in an access violation with ACCVIFG=1. Read access is possible at any time without restrictions. The control bits of control register FCTL1 are: Erase 0128h, bit1, Erase a segment - 0: No segment erase is started. - 1: Erase of one segment is enabled. The segment n to be erased is defined by a *dummy* write into any address within the segment. The Erase bit is automatically reset when the erase operation is completed. Note: Instruction fetch access during erase is allowed. Any other access to the flash memory during erase results in setting the ACCVIFG bit, and an NMI interrupt is requested. The NMI interrupt routine should handle such violations. MEras 0128h, bit2, Mass-erase, Segment0 to Segmentn are erased together. Segnmentn is highest numbered segment of the device, but not the information segments. - 0: No erase is started - 1: Erase of Segment0 to Segmentn is enabled. When a *dummy* write into any address in Segment0 to Segmentn is executed, mass-erase is started. The MEras bit is automatically reset when the erase operation is completed. Note: Instruction fetch access during mass-erase is allowed. Any other access to the flash memory during erase results in setting the ACCVIFG bit, and an NMI interrupt is requested. The NMI interrupt routine should handle such violations. WRT 0128h, bit6, The bit WRT should be set to get a successful write execution. If bit WRT is reset and write access to the flash memory is performed, an access violation occurs and ACCVIFG is set. Note: Instruction fetch access during erase is allowed. Any other access to the flash memory during erase results in setting the ACCVIFG bit, and an NMI interrupt is requested. The NMI interrupt routine should handle such violations. BLKWRT 0128h, bit7, Bit BLKWRT can be used to reduce total programming time. The block-write bit BLKWRT is useful if larger sequences of data have to be programmed. If programming of one block is completed, a reset and set sequence should be performed to enable access to the next block. The WAIT bit should be high before the next write instruction is executed. See also paragraph C.1.1 and Figure C–9. - 0: No block write accelerate is selected. - 1: Block write is used. This bit needs to be reset and set between borders of blocks. ## C.3.2 Flash Memory Control Register FCTL2 A PUC resets the flash timing generator. The generator is also reset if the emergency exit bit EMEX is set. The timing generator generates the timing necessary to write, erase, and mass-erase from a selected clock source. Two control bits SSEL0 and SSEL1 in control register FCTL2 can select one of three clock sources. The clock source selected should be divided to meet the frequency requirements for f<sub>x</sub>, as specified in the device's data sheet. Writing to control register FCTL2 should not be attempted if the BUSY bit is set; otherwise an access violation will occur (ACCVIFG=1). Read access to FCTL2 is possible at any time without restrictions. #### The control bits are: FN0 012Ah, bit0, These six bits define the division rate of the clock signal. The division to rate can be 1 to 64, depending on the digital value of FN5 to FN0 FN5 012Ah, bit5, Plus one SSEL0 Determine the clock source. 012Ah, bit0, SSEL1 012Ah, bit6, bit 7: 0: ACLK 1: MCLK 2,3 SMCLK ### C.3.3 Flash Memory Control Register FCTL3 There are no restrictions on modifying this control register. The control bits are reset or set (WAIT) by a PUC, but key violation bit KEYV is reset by POR. BUSY 0128h, bit0, The bit BUSY shows if an access to the flash memory is possible (BUSY=0), or if an access violation can occur. The BUSY bit is read only, but a write operation is allowed. The BUSY bit should be tested before each write and erase cycle. The flash-timing generator hardware immediately sets the BUSY bit after the start of a write operation, a block-write operation, a segment erase, or a mass-erase. Once the timing generator has completed its function, the BUSY bit is reset by hardware. The program and erase timing are shown in Figures C-7, C-8, and C-9. - 0: Flash memory is not busy. Read, write, erase and mass-erase are possible without any violation of the internal flash timing. The BUSY bit is reset by POR and by the flash timing generator. - 1: Flash memory is busy. Remains in busy state if block write function is in *wait* mode. The conditions for access to the flash memory during BUSY=1 are described in paragraph C.2.6. KEYV, 012Ch, bit1, Key Violated. - 0: Key 0A5h (high byte) was not violated. - 1: Key 0A5h (high byte) was violated. Violation occurs when a write access to register FCTL1, FCTL2 or FCTL3 is executed and the *high byte* is not equal to 0A5h. If the security key is violated, bit KEYV is set and a PUC is performed. The KEYV bit can be used to determine the source that forced a start of the program at the reset vector's address. The KEYV bit is not automatically reset and should reset by software. Note: Any key violation results in a PUC, independent of the state of the KEYV bit. To avoid endless software loops, the flash memory control registers should not be written during a key violation service routine. Note: The software can set the KEYV bit. A PUC is also performed if it is set by software. ACCVIFG bit2. Access violation interrupt flag The access-violation interrupt flag is set when the flash memory module is improperly accessed while a write or erase operation is active. The violation situations are described in section C.2. When the access-violation interrupt-enable bit is set, the interrupt-service request is accepted and the program continues at the NMI interrupt-vector address. Reading the control registers will not set the ACCVIFG bit. Note: The proper interrupt-enable bit ACCVIE is located in interruptenable register IE1 of the special-function register. Software can set the ACCVIFG bit; in this case, an NMI is also executed. WAIT 012Ch, bit3. Wait. In the block write mode the WAIT bit indicates that the flash memory is ready to receive the (next) data for programming. The WAIT bit is read only, but a write to the WAIT bit is allowed. The WAIT bit is automatically reset if the BLKWRT bit is reset or the LOCK bit is set. Block-write operation is completed, and then the WAIT bit returns to 1. Condition, BLKWRT=1 (see Figure C-9): After each successful write operation, the BUSY bit is reset to indicate that another byte or word can be written (programmed). The BUSY bit does not indicate the condition when the timing generator has completed the entire programming. The high-voltage portion and voltage generator remain active. The maximum time $t_{(CPT)}$ should not be violated. - 0: Block-write operation has started and programming is in progress. - 1: Block-write operation is active and programming of data is completed. Waiting for the next data to be programmed. Lock 012Ch, bit4, The Lock bit can be set during any write, erase of a segment, or mass-erase request. The active sequence is completed normally. In block-write mode, if the Lock bit is set and BLKWRT and WAIT are set, the BLKWRT and WAIT bits are reset and the mode ends normally. The WAIT bit is 1 after block-write mode has ended. Software or hardware can control the Lock bit. If an access violation occurs (see conditions described in paragraph C.1.1), the ACCVIFG and the Lock bit are set. - 0: Flash memory can be read, programmed, erased, and masserased. - Flash memory can be read but not programmed, erased, or mass-erased. A current program, erase, or mass-erase operation is completed normally. The access-violation interrupt flag ACCVIFG is set when the flash memory module is accessed while the Lock bit is set. EMEX 012Ch, bit5, Emergency exit. The emergency exit should only be used when a flash memory write or erase operation is out-of-control. - 0: No function. - 1: Stops the active operation immediately and shuts down all internal parts of the flash memory controller. Current consumption immediately drops back to the active mode. All bits in control register FCTL1 are reset. Since the EMEX bit is automatically reset by hardware, the software always reads EMEX as 0. ## C.4 Flash Memory, Interrupt and Security Key Violation One NMI vector is used for three non-maskable interrupt (NMI) events, RST/NMI, oscillator fault (OFIFG), and flash-access violation (ACCVIFG). The software can determine the source of the interrupt request by testing interrupt flags NMIIFG, OFIFG, and ACCVIFG. They remain set until reset by software. ACCV **ACCVIFG** Flash Module FCTL1.1 Flash Module Flash Module ACCVIE IE1.5 Clear POR KEYV VÇC ΡO RST/NMI PUC System Reset Generator POR **NMIIFG** NMIRS IFG1.4 Clear TMSEL NMIES NMI WDTQn EQU PUC POR PUC-NMIIE **WDTIFG** IE1.4 Clear IRQ S IFG1.0 Clear **OSCFault** WDT Counter OFIFG POR **IRQA** IFG1.4 TIMSEL WDTIE OFIE IE1.0 Clear IE1.4 Clear PUC Watchdog Timer Module NMI\_IRQA PÚC IRQA: Interrupt Request Accepted Figure C-10. Access Violation (Non)Maskable Interrupt Scheme in Flash Memory Module ### C.4.1 Example of an NMI Interrupt Handler The NMI handler takes care of all sources requesting a nonmaskable interrupt. The NMI interrupt is a multiple-source interrupt per MSP430 definition. The hardware resets the interrupt-enable flags: the external nonmaskable interrupt enable NMIIE, the oscillator fault interrupt enable OFIE, and the flash memory access-violation interrupt enable. The individual software handlers reset the interrupt flags and reenables the interrupt enable bits according to the application needs. After all software is processed, the interrupt enable bits have to be set if another NMI event is to be accepted. Setting the interrupt enable bits should be the last instruction before the return-from-interrupt instruction RETI. If this rule is violated, the stack can grow out of control while other NMI requests are already pending. Setting the interrupt enable bits can be accomplished by using a bit-set-instruction BIS using immediate data or a mask. The mask data can be modified anywhere via software (for example in RAM); this constitutes the nonmaskable interrupt processing. ## C.4.2 Protecting One-Flash Memory-Module Systems From Corruption MSP430 configurations having one flash memory module use this module for program code and interrupt vectors. When the flash memory module is in a write, erase, or mass-erase operation and the program accesses it, an access violation occurs. This violation will request an interrupt service – but when the interrupt vector is read from the flash memory, 03FFFh will be read independent of the data in the flash memory at the vector's memory location. To protect the software from this error situation, all interrupt sources have to be disabled since all interrupt requests will fail. The flash memory returns the vector 03FFFh. Before the interrupt enable bits are modified, they can be stored in RAM to be restored when the flash memory is ready for access again. | | e following interrupt enable bits should be reset to stop all interrupt service uests: | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | GIE = 0 | | | NMIIE = ACCVIE = OFIE = 0 | | | ditionally the watchdog should be halted to prevent its expiration when flash mory is busy: | | | WDTHOLD = 1 | | Bef | ten the flash memory is ready, the interrupt sources can be enabled again. fore they are enabled, critical interrupt flags should be checked and, if cessary, served or reset by software. | | | GIE = 1 or left disabled, or be restored to the previous level | | | NMIIE = ACCVIE = OFIE = 1 or left disabled, or be restored to the previous level | | | WDTHOLD = 0 or left disabled, or be restored to the previous level | ## C.5 Flash Memory Access via JTAG and Software #### C.5.1 Flash Memory Protection Flash memory access via the serial test and programming interface JTAG can be inhibited when the *security fuse* is activated. The *security fuse* is activated via serial instructions shifted into the JTAG. Activating the fuse is not reversible, and any access to the internal system is disrupted. The bypass function described in the IEEE1149.1 standard is active. ## C.5.2 Program Flash Memory Module via Serial Data Link Using JTAG Feature The hardware interconnection to the JTAG pins is done via four separate pins, plus the ground or $V_{SS}$ reference level. The JTAG pins are TMS, TCK, TDI (/VPP), and TDO (/TDI). Figure C-11. Signal Connections to MSP430 JTAG Pins ## C.5.3 Programming a Flash Memory Module via Controller Software No special external hardware is required to program a flash memory module. The power supply at pin $V_{CC}$ should supply sufficient current during write (program) and erase modes. Please separate the device's data sheet for flash write end erase current. The software algorithm is simple. The embedded timing generator in the flash memory module controls the program and erase cycles. Software can run in the same flash memory module where data is to be written, on in other memory modules, such as ROM, RAM, or another flash memory module. ## C.5.3.1 Example: Programming One Word Into a Flash Memory Module via Software Execution Outside This Module This example assumes that the code to program the flash location is not executed from the target flash memory module. FXKEY .set 03300h FWKEY .set 0A500h ; No interrupt request may happen while the flash is programmed | Test_Busy1<br>BIT<br>JNZ | #BUSY,&FCTL3<br>Test_Busy1 | | |--------------------------|-------------------------------------------------------|------------------------------------------------------------------------| | MOV<br>MOV<br>MOV | #FWKEY,&FCTL3<br>#(FWKEY+WRT),&FCTL1<br>#123h,&0FF1Eh | : Clear lock bit<br>: Enable write to flash<br>: Write a word to flash | | Test_Busy2 | #DUOY 8 FOTI 0 | | BIT #BUSY,&FCTL3 ; still busy? JNZ Test\_Busy2 ; yes, repeat busy test MOV #FWKEY,&FCTL1 : Reset write bit XOR #(FXKEY+LOCK),&FCTL3 : Change lock bit to 1 ; Enable those interrupt sources that should be accepted The BUSY bit can be tested before the write to the flash memory module is done, or after a write (program) starts: ☐ For flash memory locations that hold data, it is a good practice to test the BUSY bit before the write is executed. This has some time benefits, since the write process is executed via the flash memory timing generator without further CPU intervention. It is important that the clock source remains active until BUSY is reset by the flash memory hardware. The power or clock management, responsible for entering low-power modes, has to make sure that it does not switch off the clock source used by the flash controller. □ For flash memory blocks that hold program code, it is a good practice to test the BUSY bit after the write is executed. The program can only proceed if the module can be accessed again. No special attention is needed during execution of software code. Every write to the flash memory module has to leave the programming cycle with the BUSY bit reset. Testing the BUSY bit before writing to a flash memory block that holds program code ensures that the active program will not access the flash memory module. Two types of access are visible: execute program code, or read and write data on this flash memory module. ### C.5.3.2 Example: Programming One Word Into the Same Flash Memory Module via Software The program execution waits after the write-to-flash instruction (MOV #123h,&0FF1Eh) until the busy bit is reset again. If no other write-to-flash instruction method is used the BUSY bit test may not be needed to ensure correct flash-write handling. FXKEY .set 03300h FWKEY .set 0A500h ; No interrupt request may happen while the flash is programmed MOV #FWKEY,&FCTL3 ;LOCK=0 MOV #(FWKEY+WRT),&FCTL1 ; Enable Write to flash MOV #123h,&0FF1Eh ; Write a word to flash MOV #FWKEY,&FCTL1 ; Reset Write bit XOR #(FXKEY+LOCK),&FCTL3 ; Change Lock bit to 1 ; Enable those interrupt sources that should be accepted #### C.5.3.3 Example, Programming Byte Sequences Into a Flash Memory Module via Software FXKEY .set 03300h Sequences of data, bytes, or words can use the block-write feature. This reduces the programming time by about one half. FWKEY .set 0A500h FRKEY .set 09600h ; Ensure that neither Watchdog Timer, nor ;interrupts nor Low-Power Modes may corrupt ; proper execution RAM2FLASH MOV #Start\_Ptr,Rx Set Pointer for Start and End MOV #End\_Ptr,Ry Clear Lock Bit MOV #FWKEY,&FCTL3 ; Clear lock bit Test\_Busy1 yes BIT #BUSY,&FCTL3 ; Flash busy? BLKWRT ended? Busy? JNZ Test\_Busy1 no MOV #(FWKEY+WRT+BLKWRT), &FCTL3 ; Block write SEG WRT = WRT =1 Test\_WAIT1 ves BIT #WAIT,&FCTL3 WAIT = 1JNE Test\_WAIT1 no ves All data CMP Rx,Ry ; All data programmed? Programmed? JΖ End\_Seg\_Write **▼** no ; Program data: in this example one byte Write Byte to Flash MOV.B @Rx+,(Flash\_Start\_Ptr-Start\_ptr-1) (Rx) no BIT #03Fh,Rx ; Block border? Block JNZ Test\_Wait1 border? yes 🗎 Test\_Wait2 BIT #WAIT,&FCTL3 ; Test if data written yes WAIT = 1JΖ Test\_Wait2 ▼no MOV #FWKEY,&FCTL1 ; Stop block write SEG WRT = WRT =0 JMP Test\_busy1 ; Block write ends if busy=0 End\_Seg\_Write ; All data are programmed SEG WRT = WRT =0 MOV #FWKEY,&FCTL1 ; Stop block write Test\_Busy2 Busy? ; Block write ended? BIT #BUSY,&FCTL3 JNZ Test\_Busy2 no XOR #(FXKEY+LOCK),&FCTL3 ; Change Lock bit to 1 End of Block Write ## C.5.3.4 Example, Erase Flash Memory Segment or Module via Software Execution Outside This Flash Module The following sequence can be used to erase a segment, or mass-erase of segments. ## C.5.3.5 Example, Erase Flash Memory Segment Module in the Same Flash Memory Module via Software #### C.5.3.6 Code for Write (Program), Erase, and Mass-Erase Software that controls write, erase, or mass-erase can be located in the flash memory module and copied during execution into RAM. In this case the code should be written position-independent, and should be loaded (for instance, to RAM) before it is used. The algorithm runs in RAM during the programming sequence to avoid conflict when the flash memory is written or erased. In the following example, a subroutine moves the programming-code sequence to another memory such as RAM. ret